2018-05-06 21:58:06 +00:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0+ */
|
2003-10-15 23:53:47 +00:00
|
|
|
/*
|
2011-01-11 06:52:35 +00:00
|
|
|
* Copyright 2004, 2011 Freescale Semiconductor.
|
2003-10-15 23:53:47 +00:00
|
|
|
* (C) Copyright 2002,2003 Motorola,Inc.
|
|
|
|
* Xianghua Xiao <X.Xiao@motorola.com>
|
|
|
|
*/
|
|
|
|
|
2004-07-09 23:27:13 +00:00
|
|
|
/*
|
|
|
|
* mpc8560ads board configuration file
|
|
|
|
*
|
|
|
|
* Please refer to doc/README.mpc85xx for more info.
|
|
|
|
*
|
|
|
|
* Make sure you change the MAC address and other network params first,
|
2015-05-04 19:55:14 +00:00
|
|
|
* search for CONFIG_SERVERIP, etc. in this file.
|
2003-10-15 23:53:47 +00:00
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __CONFIG_H
|
|
|
|
#define __CONFIG_H
|
|
|
|
|
2020-05-10 17:40:11 +00:00
|
|
|
#include <linux/delay.h>
|
|
|
|
|
2003-10-15 23:53:47 +00:00
|
|
|
/* High Level Configuration Options */
|
2005-07-23 15:37:35 +00:00
|
|
|
#define CONFIG_CPM2 1 /* has CPM2 */
|
2004-07-09 23:27:13 +00:00
|
|
|
|
2010-10-06 07:05:45 +00:00
|
|
|
/*
|
|
|
|
* default CCARBAR is at 0xff700000
|
|
|
|
* assume U-Boot is less than 0.5MB
|
|
|
|
*/
|
|
|
|
|
2013-05-30 07:06:12 +00:00
|
|
|
#define CONFIG_PCI_INDIRECT_BRIDGE
|
2008-10-21 16:33:58 +00:00
|
|
|
#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
|
2007-05-08 22:27:43 +00:00
|
|
|
#undef CONFIG_ETHER_ON_FCC /* cpm FCC ethernet support */
|
2009-09-17 03:03:08 +00:00
|
|
|
#define CONFIG_RESET_PHY_R 1 /* Call reset_phy() */
|
2003-10-15 23:53:47 +00:00
|
|
|
|
2004-07-09 23:27:13 +00:00
|
|
|
/*
|
|
|
|
* sysclk for MPC85xx
|
|
|
|
*
|
|
|
|
* Two valid values are:
|
|
|
|
* 33000000
|
|
|
|
* 66000000
|
|
|
|
*
|
|
|
|
* Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
|
2004-08-01 23:02:45 +00:00
|
|
|
* is likely the desired value here, so that is now the default.
|
|
|
|
* The board, however, can run at 66MHz. In any event, this value
|
|
|
|
* must match the settings of some switches. Details can be found
|
|
|
|
* in the README.mpc85xxads.
|
2004-07-09 23:27:13 +00:00
|
|
|
*/
|
|
|
|
|
2004-08-01 23:02:45 +00:00
|
|
|
#ifndef CONFIG_SYS_CLK_FREQ
|
|
|
|
#define CONFIG_SYS_CLK_FREQ 33000000
|
2003-10-15 23:53:47 +00:00
|
|
|
#endif
|
|
|
|
|
2004-07-09 23:27:13 +00:00
|
|
|
/*
|
|
|
|
* These can be toggled for performance analysis, otherwise use default.
|
|
|
|
*/
|
|
|
|
#define CONFIG_L2_CACHE /* toggle L2 cache */
|
|
|
|
#define CONFIG_BTB /* toggle branch predition */
|
2003-10-15 23:53:47 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_INIT_DBCR DBCR_IDM /* Enable Debug Exceptions */
|
2004-07-09 23:27:13 +00:00
|
|
|
|
2011-08-04 23:03:41 +00:00
|
|
|
#define CONFIG_SYS_CCSRBAR 0xe0000000
|
|
|
|
#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
|
2003-10-15 23:53:47 +00:00
|
|
|
|
2008-03-18 16:12:44 +00:00
|
|
|
/* DDR Setup */
|
|
|
|
#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
|
|
|
|
#define CONFIG_DDR_SPD
|
|
|
|
|
|
|
|
#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
|
2004-08-01 23:02:45 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
|
|
|
|
#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
|
2004-08-01 23:02:45 +00:00
|
|
|
|
2008-03-18 16:12:44 +00:00
|
|
|
#define CONFIG_DIMM_SLOTS_PER_CTLR 1
|
|
|
|
#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
|
2004-08-01 23:02:45 +00:00
|
|
|
|
2008-03-18 16:12:44 +00:00
|
|
|
/* I2C addresses of SPD EEPROMs */
|
|
|
|
#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
|
2004-08-01 23:02:45 +00:00
|
|
|
|
2008-03-18 16:12:44 +00:00
|
|
|
/* These are used when DDR doesn't use SPD. */
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_SDRAM_SIZE 128 /* DDR is 128MB */
|
|
|
|
#define CONFIG_SYS_DDR_CS0_BNDS 0x00000007 /* 0-128MB */
|
|
|
|
#define CONFIG_SYS_DDR_CS0_CONFIG 0x80000002
|
|
|
|
#define CONFIG_SYS_DDR_TIMING_1 0x37344321
|
|
|
|
#define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
|
|
|
|
#define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */
|
|
|
|
#define CONFIG_SYS_DDR_MODE 0x00000062 /* DLL,normal,seq,4/2.5 */
|
|
|
|
#define CONFIG_SYS_DDR_INTERVAL 0x05200100 /* autocharge,no open page */
|
2003-10-15 23:53:47 +00:00
|
|
|
|
2004-07-09 23:27:13 +00:00
|
|
|
/*
|
|
|
|
* SDRAM on the Local Bus
|
|
|
|
*/
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
|
|
|
|
#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
|
2003-10-15 23:53:47 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */
|
|
|
|
#define CONFIG_SYS_BR0_PRELIM 0xff001801 /* port size 32bit */
|
2003-10-15 23:53:47 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_OR0_PRELIM 0xff006ff7 /* 16MB Flash */
|
|
|
|
#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
|
|
|
|
#define CONFIG_SYS_MAX_FLASH_SECT 64 /* sectors per device */
|
|
|
|
#undef CONFIG_SYS_FLASH_CHECKSUM
|
|
|
|
#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
|
|
|
|
#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
|
2004-07-09 23:27:13 +00:00
|
|
|
|
2010-10-07 19:51:12 +00:00
|
|
|
#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
|
2003-10-15 23:53:47 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
|
|
|
|
#define CONFIG_SYS_RAMBOOT
|
2003-10-15 23:53:47 +00:00
|
|
|
#else
|
2008-10-16 13:01:15 +00:00
|
|
|
#undef CONFIG_SYS_RAMBOOT
|
2003-10-15 23:53:47 +00:00
|
|
|
#endif
|
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_FLASH_EMPTY_INFO
|
2004-07-09 23:27:13 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Local Bus Definitions
|
|
|
|
*/
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Base Register 2 and Option Register 2 configure SDRAM.
|
2008-10-16 13:01:15 +00:00
|
|
|
* The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
|
2004-07-09 23:27:13 +00:00
|
|
|
*
|
|
|
|
* For BR2, need:
|
|
|
|
* Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
|
|
|
|
* port-size = 32-bits = BR2[19:20] = 11
|
|
|
|
* no parity checking = BR2[21:22] = 00
|
|
|
|
* SDRAM for MSEL = BR2[24:26] = 011
|
|
|
|
* Valid = BR[31] = 1
|
|
|
|
*
|
|
|
|
* 0 4 8 12 16 20 24 28
|
|
|
|
* 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
|
|
|
|
*
|
2008-10-16 13:01:15 +00:00
|
|
|
* FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
|
2004-07-09 23:27:13 +00:00
|
|
|
* FIXME: the top 17 bits of BR2.
|
|
|
|
*/
|
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_BR2_PRELIM 0xf0001861
|
2004-07-09 23:27:13 +00:00
|
|
|
|
|
|
|
/*
|
2008-10-16 13:01:15 +00:00
|
|
|
* The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
|
2004-07-09 23:27:13 +00:00
|
|
|
*
|
|
|
|
* For OR2, need:
|
|
|
|
* 64MB mask for AM, OR2[0:7] = 1111 1100
|
|
|
|
* XAM, OR2[17:18] = 11
|
|
|
|
* 9 columns OR2[19-21] = 010
|
|
|
|
* 13 rows OR2[23-25] = 100
|
|
|
|
* EAD set for extra time OR[31] = 1
|
|
|
|
*
|
|
|
|
* 0 4 8 12 16 20 24 28
|
|
|
|
* 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
|
|
|
|
*/
|
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_OR2_PRELIM 0xfc006901
|
2004-07-09 23:27:13 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
|
|
|
|
#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
|
|
|
|
#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
|
|
|
|
#define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer prescal*/
|
2004-07-09 23:27:13 +00:00
|
|
|
|
2009-03-26 06:34:38 +00:00
|
|
|
#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_BSMA1516 \
|
|
|
|
| LSDMR_RFCR5 \
|
|
|
|
| LSDMR_PRETOACT3 \
|
|
|
|
| LSDMR_ACTTORW3 \
|
|
|
|
| LSDMR_BL8 \
|
|
|
|
| LSDMR_WRC2 \
|
|
|
|
| LSDMR_CL3 \
|
|
|
|
| LSDMR_RFEN \
|
2004-07-09 23:27:13 +00:00
|
|
|
)
|
|
|
|
|
|
|
|
/*
|
|
|
|
* SDRAM Controller configuration sequence.
|
|
|
|
*/
|
2009-03-26 06:34:38 +00:00
|
|
|
#define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL)
|
|
|
|
#define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
|
|
|
|
#define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
|
|
|
|
#define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW)
|
|
|
|
#define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL)
|
2004-07-09 23:27:13 +00:00
|
|
|
|
2004-08-01 23:02:45 +00:00
|
|
|
/*
|
|
|
|
* 32KB, 8-bit wide for ADS config reg
|
|
|
|
*/
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_BR4_PRELIM 0xf8000801
|
|
|
|
#define CONFIG_SYS_OR4_PRELIM 0xffffe1f1
|
|
|
|
#define CONFIG_SYS_BCSR (CONFIG_SYS_BR4_PRELIM & 0xffff8000)
|
2003-10-15 23:53:47 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_INIT_RAM_LOCK 1
|
|
|
|
#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
|
2010-10-26 11:32:32 +00:00
|
|
|
#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
|
2003-10-15 23:53:47 +00:00
|
|
|
|
2010-10-26 12:34:52 +00:00
|
|
|
#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
|
2003-10-15 23:53:47 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
|
|
|
|
#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
|
2003-10-15 23:53:47 +00:00
|
|
|
|
|
|
|
/* Serial Port */
|
2004-07-09 23:27:13 +00:00
|
|
|
#define CONFIG_CONS_ON_SCC /* define if console on SCC */
|
|
|
|
#undef CONFIG_CONS_NONE /* define if console on something else */
|
2003-10-15 23:53:47 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_BAUDRATE_TABLE \
|
2003-10-15 23:53:47 +00:00
|
|
|
{300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
|
|
|
|
|
2006-10-20 20:50:15 +00:00
|
|
|
/*
|
|
|
|
* I2C
|
|
|
|
*/
|
2012-10-24 11:48:22 +00:00
|
|
|
#define CONFIG_SYS_I2C
|
|
|
|
#define CONFIG_SYS_I2C_FSL
|
|
|
|
#define CONFIG_SYS_FSL_I2C_SPEED 400000
|
|
|
|
#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
|
|
|
|
#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
|
|
|
|
#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
|
2003-10-15 23:53:47 +00:00
|
|
|
|
2004-07-09 23:27:13 +00:00
|
|
|
/* RapidIO MMU */
|
2008-12-02 22:08:39 +00:00
|
|
|
#define CONFIG_SYS_RIO_MEM_VIRT 0xc0000000 /* base address */
|
2008-12-02 22:08:36 +00:00
|
|
|
#define CONFIG_SYS_RIO_MEM_BUS 0xc0000000 /* base address */
|
2008-12-02 22:08:39 +00:00
|
|
|
#define CONFIG_SYS_RIO_MEM_PHYS 0xc0000000
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 128M */
|
2004-07-09 23:27:13 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* General PCI
|
2006-12-27 19:07:15 +00:00
|
|
|
* Memory space is mapped 1-1, but I/O space must start from 0.
|
2004-07-09 23:27:13 +00:00
|
|
|
*/
|
2008-12-02 22:08:39 +00:00
|
|
|
#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
|
2008-12-02 22:08:36 +00:00
|
|
|
#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
|
2008-12-02 22:08:39 +00:00
|
|
|
#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
|
2008-12-02 22:08:40 +00:00
|
|
|
#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
|
2008-12-02 22:08:37 +00:00
|
|
|
#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
|
|
|
|
#define CONFIG_SYS_PCI1_IO_SIZE 0x100000 /* 1M */
|
2004-07-09 23:27:13 +00:00
|
|
|
|
|
|
|
#if defined(CONFIG_PCI)
|
|
|
|
|
|
|
|
#if !defined(CONFIG_PCI_PNP)
|
|
|
|
#define PCI_ENET0_IOADDR 0xe0000000
|
|
|
|
#define PCI_ENET0_MEMADDR 0xe0000000
|
2008-05-20 14:00:29 +00:00
|
|
|
#define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
|
2003-10-15 23:53:47 +00:00
|
|
|
#endif
|
2004-07-09 23:27:13 +00:00
|
|
|
|
|
|
|
#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
|
2004-07-09 23:27:13 +00:00
|
|
|
|
|
|
|
#endif /* CONFIG_PCI */
|
|
|
|
|
2007-05-08 22:27:43 +00:00
|
|
|
#ifdef CONFIG_TSEC_ENET
|
2004-07-09 23:27:13 +00:00
|
|
|
|
2007-05-16 21:52:19 +00:00
|
|
|
#define CONFIG_TSEC1 1
|
|
|
|
#define CONFIG_TSEC1_NAME "TSEC0"
|
|
|
|
#define CONFIG_TSEC2 1
|
|
|
|
#define CONFIG_TSEC2_NAME "TSEC1"
|
2004-07-09 23:27:13 +00:00
|
|
|
#define TSEC1_PHY_ADDR 0
|
|
|
|
#define TSEC2_PHY_ADDR 1
|
|
|
|
#define TSEC1_PHYIDX 0
|
|
|
|
#define TSEC2_PHYIDX 0
|
2007-08-16 01:03:25 +00:00
|
|
|
#define TSEC1_FLAGS TSEC_GIGABIT
|
|
|
|
#define TSEC2_FLAGS TSEC_GIGABIT
|
2005-07-25 19:05:07 +00:00
|
|
|
|
|
|
|
/* Options are: TSEC[0-1] */
|
|
|
|
#define CONFIG_ETHPRIME "TSEC0"
|
2004-07-09 23:27:13 +00:00
|
|
|
|
2007-05-08 22:27:43 +00:00
|
|
|
#endif /* CONFIG_TSEC_ENET */
|
|
|
|
|
2008-05-20 14:00:29 +00:00
|
|
|
#ifdef CONFIG_ETHER_ON_FCC /* CPM FCC Ethernet */
|
2004-07-09 23:27:13 +00:00
|
|
|
|
2008-05-20 14:00:29 +00:00
|
|
|
#undef CONFIG_ETHER_NONE /* define if ether on something else */
|
2004-07-09 23:27:13 +00:00
|
|
|
#define CONFIG_ETHER_INDEX 2 /* which channel for ether */
|
|
|
|
|
|
|
|
#if (CONFIG_ETHER_INDEX == 2)
|
2003-10-15 23:53:47 +00:00
|
|
|
/*
|
|
|
|
* - Rx-CLK is CLK13
|
|
|
|
* - Tx-CLK is CLK14
|
|
|
|
* - Select bus for bd/buffers
|
|
|
|
* - Full duplex
|
|
|
|
*/
|
2011-10-17 05:38:58 +00:00
|
|
|
#define CONFIG_SYS_CMXFCR_MASK2 (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK)
|
|
|
|
#define CONFIG_SYS_CMXFCR_VALUE2 (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14)
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_CPMFCR_RAMTYPE 0
|
|
|
|
#define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE)
|
2003-10-15 23:53:47 +00:00
|
|
|
#define FETH2_RST 0x01
|
2004-07-09 23:27:13 +00:00
|
|
|
#elif (CONFIG_ETHER_INDEX == 3)
|
2003-10-15 23:53:47 +00:00
|
|
|
/* need more definitions here for FE3 */
|
|
|
|
#define FETH3_RST 0x80
|
2008-05-20 14:00:29 +00:00
|
|
|
#endif /* CONFIG_ETHER_INDEX */
|
2004-07-09 23:27:13 +00:00
|
|
|
|
2003-10-15 23:53:47 +00:00
|
|
|
/*
|
|
|
|
* GPIO pins used for bit-banged MII communications
|
|
|
|
*/
|
|
|
|
#define MDIO_PORT 2 /* Port C */
|
2009-10-10 10:42:22 +00:00
|
|
|
#define MDIO_DECLARE volatile ioport_t *iop = ioport_addr ( \
|
|
|
|
(immap_t *) CONFIG_SYS_IMMR, MDIO_PORT )
|
|
|
|
#define MDC_DECLARE MDIO_DECLARE
|
|
|
|
|
2003-10-15 23:53:47 +00:00
|
|
|
#define MDIO_ACTIVE (iop->pdir |= 0x00400000)
|
|
|
|
#define MDIO_TRISTATE (iop->pdir &= ~0x00400000)
|
|
|
|
#define MDIO_READ ((iop->pdat & 0x00400000) != 0)
|
|
|
|
|
|
|
|
#define MDIO(bit) if(bit) iop->pdat |= 0x00400000; \
|
|
|
|
else iop->pdat &= ~0x00400000
|
|
|
|
|
|
|
|
#define MDC(bit) if(bit) iop->pdat |= 0x00200000; \
|
|
|
|
else iop->pdat &= ~0x00200000
|
|
|
|
|
|
|
|
#define MIIDELAY udelay(1)
|
2004-07-09 23:27:13 +00:00
|
|
|
|
2003-10-15 23:53:47 +00:00
|
|
|
#endif
|
|
|
|
|
2004-07-09 23:27:13 +00:00
|
|
|
/*
|
|
|
|
* Environment
|
|
|
|
*/
|
2003-10-15 23:53:47 +00:00
|
|
|
|
2004-07-09 23:27:13 +00:00
|
|
|
#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
|
2003-10-15 23:53:47 +00:00
|
|
|
|
2007-07-10 14:10:49 +00:00
|
|
|
/*
|
|
|
|
* BOOTP options
|
|
|
|
*/
|
|
|
|
#define CONFIG_BOOTP_BOOTFILESIZE
|
|
|
|
|
2004-07-09 23:27:13 +00:00
|
|
|
#undef CONFIG_WATCHDOG /* watchdog disabled */
|
2003-10-15 23:53:47 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Miscellaneous configurable options
|
|
|
|
*/
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_LOAD_ADDR 0x1000000 /* default load address */
|
2004-07-09 23:27:13 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
|
2003-10-15 23:53:47 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* For booting Linux, the board info and command line data
|
2011-04-28 15:13:41 +00:00
|
|
|
* have to be in the first 64 MB of memory, since this is
|
2003-10-15 23:53:47 +00:00
|
|
|
* the maximum mapped by the Linux kernel during initialization.
|
|
|
|
*/
|
2011-04-28 15:13:41 +00:00
|
|
|
#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
|
|
|
|
#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
|
2003-10-15 23:53:47 +00:00
|
|
|
|
2007-06-13 18:22:08 +00:00
|
|
|
#if defined(CONFIG_CMD_KGDB)
|
2003-10-15 23:53:47 +00:00
|
|
|
#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
|
|
|
|
#endif
|
|
|
|
|
2004-08-01 23:02:45 +00:00
|
|
|
/*
|
|
|
|
* Environment Configuration
|
|
|
|
*/
|
2003-10-15 23:53:47 +00:00
|
|
|
#if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC)
|
2007-08-16 21:35:02 +00:00
|
|
|
#define CONFIG_HAS_ETH0
|
2004-12-31 09:32:47 +00:00
|
|
|
#define CONFIG_HAS_ETH1
|
|
|
|
#define CONFIG_HAS_ETH2
|
2007-11-29 04:40:31 +00:00
|
|
|
#define CONFIG_HAS_ETH3
|
2003-10-15 23:53:47 +00:00
|
|
|
#endif
|
|
|
|
|
2004-07-09 23:27:13 +00:00
|
|
|
#define CONFIG_IPADDR 192.168.1.253
|
|
|
|
|
2018-03-28 12:38:20 +00:00
|
|
|
#define CONFIG_HOSTNAME "unknown"
|
2011-10-13 13:03:47 +00:00
|
|
|
#define CONFIG_ROOTPATH "/nfsroot"
|
2011-10-13 13:03:48 +00:00
|
|
|
#define CONFIG_BOOTFILE "your.uImage"
|
2004-07-09 23:27:13 +00:00
|
|
|
|
|
|
|
#define CONFIG_SERVERIP 192.168.1.1
|
|
|
|
#define CONFIG_GATEWAYIP 192.168.1.1
|
|
|
|
#define CONFIG_NETMASK 255.255.255.0
|
|
|
|
|
|
|
|
#define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */
|
|
|
|
|
2004-08-01 23:02:45 +00:00
|
|
|
#define CONFIG_EXTRA_ENV_SETTINGS \
|
2008-07-15 01:04:40 +00:00
|
|
|
"netdev=eth0\0" \
|
|
|
|
"consoledev=ttyCPM\0" \
|
|
|
|
"ramdiskaddr=1000000\0" \
|
|
|
|
"ramdiskfile=your.ramdisk.u-boot\0" \
|
|
|
|
"fdtaddr=400000\0" \
|
|
|
|
"fdtfile=mpc8560ads.dtb\0"
|
2004-07-09 23:27:13 +00:00
|
|
|
|
2004-08-01 23:02:45 +00:00
|
|
|
#define CONFIG_NFSBOOTCOMMAND \
|
2008-07-15 01:04:40 +00:00
|
|
|
"setenv bootargs root=/dev/nfs rw " \
|
|
|
|
"nfsroot=$serverip:$rootpath " \
|
|
|
|
"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
|
|
|
|
"console=$consoledev,$baudrate $othbootargs;" \
|
|
|
|
"tftp $loadaddr $bootfile;" \
|
|
|
|
"tftp $fdtaddr $fdtfile;" \
|
|
|
|
"bootm $loadaddr - $fdtaddr"
|
2004-07-09 23:27:13 +00:00
|
|
|
|
|
|
|
#define CONFIG_RAMBOOTCOMMAND \
|
2008-07-15 01:04:40 +00:00
|
|
|
"setenv bootargs root=/dev/ram rw " \
|
|
|
|
"console=$consoledev,$baudrate $othbootargs;" \
|
|
|
|
"tftp $ramdiskaddr $ramdiskfile;" \
|
|
|
|
"tftp $loadaddr $bootfile;" \
|
|
|
|
"tftp $fdtaddr $fdtfile;" \
|
|
|
|
"bootm $loadaddr $ramdiskaddr $fdtaddr"
|
2004-07-09 23:27:13 +00:00
|
|
|
|
|
|
|
#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
|
2003-10-15 23:53:47 +00:00
|
|
|
|
|
|
|
#endif /* __CONFIG_H */
|