2007-12-13 12:45:08 +00:00
|
|
|
/*
|
2009-09-18 23:08:46 +00:00
|
|
|
* Copyright 2007,2009 Wind River Systems, Inc. <www.windriver.com>
|
|
|
|
*
|
2007-12-13 12:45:08 +00:00
|
|
|
* Copyright 2007 Embedded Specialties, Inc.
|
|
|
|
*
|
|
|
|
* Copyright 2004, 2007 Freescale Semiconductor.
|
|
|
|
*
|
|
|
|
* (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com>
|
|
|
|
*
|
2013-10-07 11:07:26 +00:00
|
|
|
* SPDX-License-Identifier: GPL-2.0+
|
2007-12-13 12:45:08 +00:00
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
|
|
|
#include <pci.h>
|
|
|
|
#include <asm/processor.h>
|
|
|
|
#include <asm/immap_85xx.h>
|
2009-04-02 18:22:48 +00:00
|
|
|
#include <asm/fsl_pci.h>
|
2013-09-30 16:22:09 +00:00
|
|
|
#include <fsl_ddr_sdram.h>
|
2010-12-15 10:55:20 +00:00
|
|
|
#include <asm/fsl_serdes.h>
|
2008-03-04 16:03:03 +00:00
|
|
|
#include <spd_sdram.h>
|
2009-09-18 23:08:44 +00:00
|
|
|
#include <netdev.h>
|
|
|
|
#include <tsec.h>
|
2007-12-13 12:45:08 +00:00
|
|
|
#include <miiphy.h>
|
2018-03-04 16:20:11 +00:00
|
|
|
#include <linux/libfdt.h>
|
2007-12-13 12:45:08 +00:00
|
|
|
#include <fdt_support.h>
|
|
|
|
|
|
|
|
void local_bus_init(void);
|
|
|
|
|
|
|
|
int board_early_init_f (void)
|
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
int checkboard (void)
|
|
|
|
{
|
2008-10-16 13:01:15 +00:00
|
|
|
volatile ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR);
|
|
|
|
volatile u_char *rev= (void *)CONFIG_SYS_BD_REV;
|
2007-12-13 12:45:08 +00:00
|
|
|
|
|
|
|
printf ("Board: Wind River SBC8548 Rev. 0x%01x\n",
|
2009-09-21 00:36:03 +00:00
|
|
|
in_8(rev) >> 4);
|
2007-12-13 12:45:08 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Initialize local bus.
|
|
|
|
*/
|
|
|
|
local_bus_init ();
|
|
|
|
|
2009-09-21 00:36:03 +00:00
|
|
|
out_be32(&ecm->eedr, 0xffffffff); /* clear ecm errors */
|
|
|
|
out_be32(&ecm->eeer, 0xffffffff); /* enable ecm errors */
|
2007-12-13 12:45:08 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Initialize Local Bus
|
|
|
|
*/
|
|
|
|
void
|
|
|
|
local_bus_init(void)
|
|
|
|
{
|
2008-10-16 13:01:15 +00:00
|
|
|
volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
|
2010-06-17 16:37:20 +00:00
|
|
|
volatile fsl_lbc_t *lbc = LBC_BASE_ADDR;
|
2007-12-13 12:45:08 +00:00
|
|
|
|
2011-12-31 04:53:13 +00:00
|
|
|
uint clkdiv, lbc_mhz, lcrr = CONFIG_SYS_LBC_LCRR;
|
2007-12-13 12:45:08 +00:00
|
|
|
sys_info_t sysinfo;
|
|
|
|
|
|
|
|
get_sys_info(&sysinfo);
|
2011-12-31 04:53:13 +00:00
|
|
|
|
2013-08-16 09:22:26 +00:00
|
|
|
lbc_mhz = sysinfo.freq_localbus / 1000000;
|
|
|
|
clkdiv = sysinfo.freq_systembus / sysinfo.freq_localbus;
|
2011-12-31 04:53:13 +00:00
|
|
|
|
|
|
|
debug("LCRR=0x%x, CD=%d, MHz=%d\n", lcrr, clkdiv, lbc_mhz);
|
2007-12-13 12:45:08 +00:00
|
|
|
|
2009-09-21 00:36:03 +00:00
|
|
|
out_be32(&gur->lbiuiplldcr1, 0x00078080);
|
2007-12-13 12:45:08 +00:00
|
|
|
if (clkdiv == 16) {
|
2009-09-21 00:36:03 +00:00
|
|
|
out_be32(&gur->lbiuiplldcr0, 0x7c0f1bf0);
|
2007-12-13 12:45:08 +00:00
|
|
|
} else if (clkdiv == 8) {
|
2009-09-21 00:36:03 +00:00
|
|
|
out_be32(&gur->lbiuiplldcr0, 0x6c0f1bf0);
|
2007-12-13 12:45:08 +00:00
|
|
|
} else if (clkdiv == 4) {
|
2009-09-21 00:36:03 +00:00
|
|
|
out_be32(&gur->lbiuiplldcr0, 0x5c0f1bf0);
|
2007-12-13 12:45:08 +00:00
|
|
|
}
|
|
|
|
|
2011-12-31 04:53:13 +00:00
|
|
|
/*
|
|
|
|
* Local Bus Clock > 83.3 MHz. According to timing
|
|
|
|
* specifications set LCRR[EADC] to 2 delay cycles.
|
|
|
|
*/
|
|
|
|
if (lbc_mhz > 83) {
|
|
|
|
lcrr &= ~LCRR_EADC;
|
|
|
|
lcrr |= LCRR_EADC_2;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* According to MPC8548ERMAD Rev. 1.3, 13.3.1.16, 13-30
|
|
|
|
* disable PLL bypass for Local Bus Clock > 83 MHz.
|
|
|
|
*/
|
|
|
|
if (lbc_mhz >= 66)
|
|
|
|
lcrr &= (~LCRR_DBYP); /* DLL Enabled */
|
|
|
|
|
|
|
|
else
|
|
|
|
lcrr |= LCRR_DBYP; /* DLL Bypass */
|
2007-12-13 12:45:08 +00:00
|
|
|
|
2011-12-31 04:53:13 +00:00
|
|
|
out_be32(&lbc->lcrr, lcrr);
|
2007-12-13 12:45:08 +00:00
|
|
|
asm("sync;isync;msync");
|
|
|
|
|
2011-12-31 04:53:13 +00:00
|
|
|
/*
|
|
|
|
* According to MPC8548ERMAD Rev.1.3 read back LCRR
|
|
|
|
* and terminate with isync
|
|
|
|
*/
|
|
|
|
lcrr = in_be32(&lbc->lcrr);
|
|
|
|
asm ("isync;");
|
|
|
|
|
|
|
|
/* let DLL stabilize */
|
|
|
|
udelay(500);
|
|
|
|
|
2009-09-21 00:36:03 +00:00
|
|
|
out_be32(&lbc->ltesr, 0xffffffff); /* Clear LBC error IRQs */
|
|
|
|
out_be32(&lbc->lteir, 0xffffffff); /* Enable LBC error IRQs */
|
2007-12-13 12:45:08 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Initialize SDRAM memory on the Local Bus.
|
|
|
|
*/
|
2010-12-17 23:17:57 +00:00
|
|
|
void lbc_sdram_init(void)
|
2007-12-13 12:45:08 +00:00
|
|
|
{
|
2009-09-21 00:36:04 +00:00
|
|
|
#if defined(CONFIG_SYS_LBC_SDRAM_SIZE)
|
2007-12-13 12:45:08 +00:00
|
|
|
|
|
|
|
uint idx;
|
2011-12-31 04:53:09 +00:00
|
|
|
const unsigned long size = CONFIG_SYS_LBC_SDRAM_SIZE * 1024 * 1024;
|
2010-06-17 16:37:20 +00:00
|
|
|
volatile fsl_lbc_t *lbc = LBC_BASE_ADDR;
|
2008-10-16 13:01:15 +00:00
|
|
|
uint *sdram_addr = (uint *)CONFIG_SYS_LBC_SDRAM_BASE;
|
2011-12-31 04:53:09 +00:00
|
|
|
uint *sdram_addr2 = (uint *)(CONFIG_SYS_LBC_SDRAM_BASE + size/2);
|
2007-12-13 12:45:08 +00:00
|
|
|
|
|
|
|
puts(" SDRAM: ");
|
|
|
|
|
2011-12-31 04:53:09 +00:00
|
|
|
print_size(size, "\n");
|
2007-12-13 12:45:08 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Setup SDRAM Base and Option Registers
|
|
|
|
*/
|
2010-06-17 16:37:20 +00:00
|
|
|
set_lbc_or(3, CONFIG_SYS_OR3_PRELIM);
|
|
|
|
set_lbc_br(3, CONFIG_SYS_BR3_PRELIM);
|
|
|
|
set_lbc_or(4, CONFIG_SYS_OR4_PRELIM);
|
|
|
|
set_lbc_br(4, CONFIG_SYS_BR4_PRELIM);
|
2009-09-21 00:36:04 +00:00
|
|
|
|
2009-09-21 00:36:03 +00:00
|
|
|
out_be32(&lbc->lbcr, CONFIG_SYS_LBC_LBCR);
|
2007-12-13 12:45:08 +00:00
|
|
|
asm("msync");
|
|
|
|
|
2009-09-21 00:36:03 +00:00
|
|
|
out_be32(&lbc->lsrt, CONFIG_SYS_LBC_LSRT);
|
|
|
|
out_be32(&lbc->mrtpr, CONFIG_SYS_LBC_MRTPR);
|
2007-12-13 12:45:08 +00:00
|
|
|
asm("msync");
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Issue PRECHARGE ALL command.
|
|
|
|
*/
|
2011-12-31 04:53:09 +00:00
|
|
|
out_be32(&lbc->lsdmr, CONFIG_SYS_LBC_LSDMR_PCHALL);
|
2007-12-13 12:45:08 +00:00
|
|
|
asm("sync;msync");
|
|
|
|
*sdram_addr = 0xff;
|
|
|
|
ppcDcbf((unsigned long) sdram_addr);
|
2011-12-31 04:53:09 +00:00
|
|
|
*sdram_addr2 = 0xff;
|
|
|
|
ppcDcbf((unsigned long) sdram_addr2);
|
2007-12-13 12:45:08 +00:00
|
|
|
udelay(100);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Issue 8 AUTO REFRESH commands.
|
|
|
|
*/
|
|
|
|
for (idx = 0; idx < 8; idx++) {
|
2011-12-31 04:53:09 +00:00
|
|
|
out_be32(&lbc->lsdmr, CONFIG_SYS_LBC_LSDMR_ARFRSH);
|
2007-12-13 12:45:08 +00:00
|
|
|
asm("sync;msync");
|
|
|
|
*sdram_addr = 0xff;
|
|
|
|
ppcDcbf((unsigned long) sdram_addr);
|
2011-12-31 04:53:09 +00:00
|
|
|
*sdram_addr2 = 0xff;
|
|
|
|
ppcDcbf((unsigned long) sdram_addr2);
|
2007-12-13 12:45:08 +00:00
|
|
|
udelay(100);
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Issue 8 MODE-set command.
|
|
|
|
*/
|
2011-12-31 04:53:09 +00:00
|
|
|
out_be32(&lbc->lsdmr, CONFIG_SYS_LBC_LSDMR_MRW);
|
2007-12-13 12:45:08 +00:00
|
|
|
asm("sync;msync");
|
|
|
|
*sdram_addr = 0xff;
|
|
|
|
ppcDcbf((unsigned long) sdram_addr);
|
2011-12-31 04:53:09 +00:00
|
|
|
*sdram_addr2 = 0xff;
|
|
|
|
ppcDcbf((unsigned long) sdram_addr2);
|
2007-12-13 12:45:08 +00:00
|
|
|
udelay(100);
|
|
|
|
|
|
|
|
/*
|
2011-12-31 04:53:09 +00:00
|
|
|
* Issue RFEN command.
|
2007-12-13 12:45:08 +00:00
|
|
|
*/
|
2011-12-31 04:53:09 +00:00
|
|
|
out_be32(&lbc->lsdmr, CONFIG_SYS_LBC_LSDMR_RFEN);
|
2007-12-13 12:45:08 +00:00
|
|
|
asm("sync;msync");
|
|
|
|
*sdram_addr = 0xff;
|
|
|
|
ppcDcbf((unsigned long) sdram_addr);
|
2011-12-31 04:53:09 +00:00
|
|
|
*sdram_addr2 = 0xff;
|
|
|
|
ppcDcbf((unsigned long) sdram_addr2);
|
2007-12-13 12:45:08 +00:00
|
|
|
udelay(200); /* Overkill. Must wait > 200 bus cycles */
|
|
|
|
|
|
|
|
#endif /* enable SDRAM init */
|
|
|
|
}
|
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#if defined(CONFIG_SYS_DRAM_TEST)
|
2007-12-13 12:45:08 +00:00
|
|
|
int
|
|
|
|
testdram(void)
|
|
|
|
{
|
2008-10-16 13:01:15 +00:00
|
|
|
uint *pstart = (uint *) CONFIG_SYS_MEMTEST_START;
|
|
|
|
uint *pend = (uint *) CONFIG_SYS_MEMTEST_END;
|
2007-12-13 12:45:08 +00:00
|
|
|
uint *p;
|
|
|
|
|
|
|
|
printf("Testing DRAM from 0x%08x to 0x%08x\n",
|
2008-10-16 13:01:15 +00:00
|
|
|
CONFIG_SYS_MEMTEST_START,
|
|
|
|
CONFIG_SYS_MEMTEST_END);
|
2007-12-13 12:45:08 +00:00
|
|
|
|
|
|
|
printf("DRAM test phase 1:\n");
|
|
|
|
for (p = pstart; p < pend; p++)
|
|
|
|
*p = 0xaaaaaaaa;
|
|
|
|
|
|
|
|
for (p = pstart; p < pend; p++) {
|
|
|
|
if (*p != 0xaaaaaaaa) {
|
|
|
|
printf ("DRAM test fails at: %08x\n", (uint) p);
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
printf("DRAM test phase 2:\n");
|
|
|
|
for (p = pstart; p < pend; p++)
|
|
|
|
*p = 0x55555555;
|
|
|
|
|
|
|
|
for (p = pstart; p < pend; p++) {
|
|
|
|
if (*p != 0x55555555) {
|
|
|
|
printf ("DRAM test fails at: %08x\n", (uint) p);
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
printf("DRAM test passed.\n");
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2009-09-18 23:08:39 +00:00
|
|
|
#ifdef CONFIG_PCI1
|
|
|
|
static struct pci_controller pci1_hose;
|
|
|
|
#endif /* CONFIG_PCI1 */
|
2007-12-13 12:45:08 +00:00
|
|
|
|
2009-09-21 00:36:05 +00:00
|
|
|
#ifdef CONFIG_PCI
|
2007-12-13 12:45:08 +00:00
|
|
|
void
|
|
|
|
pci_init_board(void)
|
|
|
|
{
|
2008-10-16 13:01:15 +00:00
|
|
|
volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
|
2009-09-21 00:36:05 +00:00
|
|
|
int first_free_busno = 0;
|
|
|
|
|
|
|
|
#ifdef CONFIG_PCI1
|
2010-12-17 16:30:44 +00:00
|
|
|
struct fsl_pci_info pci_info;
|
|
|
|
u32 devdisr = in_be32(&gur->devdisr);
|
|
|
|
u32 pordevsr = in_be32(&gur->pordevsr);
|
|
|
|
u32 porpllsr = in_be32(&gur->porpllsr);
|
|
|
|
|
2009-09-21 00:36:05 +00:00
|
|
|
if (!(devdisr & MPC85xx_DEVDISR_PCI1)) {
|
|
|
|
uint pci_32 = pordevsr & MPC85xx_PORDEVSR_PCI1_PCI32;
|
|
|
|
uint pci_arb = pordevsr & MPC85xx_PORDEVSR_PCI1_ARB;
|
|
|
|
uint pci_clk_sel = porpllsr & MPC85xx_PORDEVSR_PCI1_SPD;
|
|
|
|
uint pci_speed = CONFIG_SYS_CLK_FREQ; /* get_clock_freq() */
|
2007-12-13 12:45:08 +00:00
|
|
|
|
2010-10-29 22:59:24 +00:00
|
|
|
printf("PCI: Host, %d bit, %s MHz, %s, %s\n",
|
2007-12-13 12:45:08 +00:00
|
|
|
(pci_32) ? 32 : 64,
|
2009-09-18 23:08:40 +00:00
|
|
|
(pci_speed == 33000000) ? "33" :
|
|
|
|
(pci_speed == 66000000) ? "66" : "unknown",
|
2007-12-13 12:45:08 +00:00
|
|
|
pci_clk_sel ? "sync" : "async",
|
2009-09-21 00:36:05 +00:00
|
|
|
pci_arb ? "arbiter" : "external-arbiter");
|
|
|
|
|
2010-12-17 16:30:44 +00:00
|
|
|
SET_STD_PCI_INFO(pci_info, 1);
|
|
|
|
set_next_law(pci_info.mem_phys,
|
|
|
|
law_size_bits(pci_info.mem_size), pci_info.law);
|
|
|
|
set_next_law(pci_info.io_phys,
|
|
|
|
law_size_bits(pci_info.io_size), pci_info.law);
|
|
|
|
|
|
|
|
first_free_busno = fsl_pci_init_port(&pci_info,
|
2009-11-04 07:29:04 +00:00
|
|
|
&pci1_hose, first_free_busno);
|
2007-12-13 12:45:08 +00:00
|
|
|
} else {
|
2010-10-29 22:59:24 +00:00
|
|
|
printf("PCI: disabled\n");
|
2007-12-13 12:45:08 +00:00
|
|
|
}
|
2009-09-21 00:36:05 +00:00
|
|
|
|
|
|
|
puts("\n");
|
2007-12-13 12:45:08 +00:00
|
|
|
#else
|
2009-09-21 00:36:05 +00:00
|
|
|
setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCI1); /* disable */
|
2007-12-13 12:45:08 +00:00
|
|
|
#endif
|
|
|
|
|
2009-09-21 00:36:05 +00:00
|
|
|
setbits_be32(&gur->devdisr, MPC85xx_DEVDISR_PCI2); /* disable PCI2 */
|
2007-12-13 12:45:08 +00:00
|
|
|
|
2010-12-17 16:30:44 +00:00
|
|
|
fsl_pcie_init_board(first_free_busno);
|
2007-12-13 12:45:08 +00:00
|
|
|
}
|
2009-09-21 00:36:05 +00:00
|
|
|
#endif
|
2007-12-13 12:45:08 +00:00
|
|
|
|
2009-09-18 23:08:44 +00:00
|
|
|
int board_eth_init(bd_t *bis)
|
|
|
|
{
|
|
|
|
tsec_standard_init(bis);
|
|
|
|
pci_eth_init(bis);
|
|
|
|
return 0; /* otherwise cpu_eth_init gets run */
|
|
|
|
}
|
|
|
|
|
2007-12-13 12:45:08 +00:00
|
|
|
int last_stage_init(void)
|
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
#if defined(CONFIG_OF_BOARD_SETUP)
|
2014-10-24 00:58:47 +00:00
|
|
|
int ft_board_setup(void *blob, bd_t *bd)
|
2008-10-21 13:28:33 +00:00
|
|
|
{
|
|
|
|
ft_cpu_setup(blob, bd);
|
2010-07-09 03:37:44 +00:00
|
|
|
|
|
|
|
#ifdef CONFIG_FSL_PCI_INIT
|
|
|
|
FT_FSL_PCI_SETUP;
|
2007-12-13 12:45:08 +00:00
|
|
|
#endif
|
2014-10-24 00:58:47 +00:00
|
|
|
|
|
|
|
return 0;
|
2007-12-13 12:45:08 +00:00
|
|
|
}
|
|
|
|
#endif
|