2015-10-26 11:47:52 +00:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2015 Freescale Semiconductor
|
|
|
|
*
|
|
|
|
* SPDX-License-Identifier: GPL-2.0+
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __LS1043A_COMMON_H
|
|
|
|
#define __LS1043A_COMMON_H
|
|
|
|
|
2017-03-30 04:22:38 +00:00
|
|
|
/* SPL build */
|
|
|
|
#ifdef CONFIG_SPL_BUILD
|
|
|
|
#define SPL_NO_FMAN
|
|
|
|
#define SPL_NO_DSPI
|
|
|
|
#define SPL_NO_PCIE
|
|
|
|
#define SPL_NO_ENV
|
|
|
|
#define SPL_NO_MISC
|
|
|
|
#define SPL_NO_USB
|
|
|
|
#define SPL_NO_SATA
|
|
|
|
#define SPL_NO_QE
|
|
|
|
#define SPL_NO_EEPROM
|
|
|
|
#endif
|
|
|
|
#if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_NAND_BOOT))
|
|
|
|
#define SPL_NO_MMC
|
|
|
|
#endif
|
2017-09-15 01:51:58 +00:00
|
|
|
#if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_SD_BOOT_QSPI))
|
2017-03-30 04:22:38 +00:00
|
|
|
#define SPL_NO_IFC
|
|
|
|
#endif
|
|
|
|
|
2015-10-26 11:47:52 +00:00
|
|
|
#define CONFIG_REMAKE_ELF
|
|
|
|
#define CONFIG_FSL_LAYERSCAPE
|
2015-10-26 11:47:57 +00:00
|
|
|
#define CONFIG_MP
|
2015-10-26 11:47:52 +00:00
|
|
|
#define CONFIG_GICV2
|
|
|
|
|
2017-03-22 06:36:27 +00:00
|
|
|
#include <asm/arch/stream_id_lsch2.h>
|
2015-10-26 11:47:52 +00:00
|
|
|
#include <asm/arch/config.h>
|
|
|
|
|
|
|
|
/* Link Definitions */
|
|
|
|
#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
|
|
|
|
|
|
|
|
#define CONFIG_SUPPORT_RAW_INITRD
|
|
|
|
|
|
|
|
#define CONFIG_SKIP_LOWLEVEL_INIT
|
|
|
|
|
|
|
|
#define CONFIG_VERY_BIG_RAM
|
|
|
|
#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000
|
|
|
|
#define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
|
|
|
|
#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
|
2015-11-23 07:23:48 +00:00
|
|
|
#define CONFIG_SYS_DDR_BLOCK2_BASE 0x880000000ULL
|
2015-10-26 11:47:52 +00:00
|
|
|
|
2015-10-26 11:47:57 +00:00
|
|
|
#define CPU_RELEASE_ADDR secondary_boot_func
|
|
|
|
|
2015-10-26 11:47:52 +00:00
|
|
|
/* Generic Timer Definitions */
|
|
|
|
#define COUNTER_FREQUENCY 25000000 /* 25MHz */
|
|
|
|
|
|
|
|
/* Size of malloc() pool */
|
|
|
|
#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 1024 * 1024)
|
|
|
|
|
|
|
|
/* Serial Port */
|
|
|
|
#define CONFIG_CONS_INDEX 1
|
|
|
|
#define CONFIG_SYS_NS16550_SERIAL
|
|
|
|
#define CONFIG_SYS_NS16550_REG_SIZE 1
|
2017-01-10 08:44:15 +00:00
|
|
|
#define CONFIG_SYS_NS16550_CLK (get_serial_clock())
|
2015-10-26 11:47:52 +00:00
|
|
|
|
|
|
|
#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
|
|
|
|
|
2015-10-26 11:47:56 +00:00
|
|
|
/* SD boot SPL */
|
|
|
|
#ifdef CONFIG_SD_BOOT
|
|
|
|
#define CONFIG_SPL_FRAMEWORK
|
|
|
|
#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
|
|
|
|
|
|
|
|
#define CONFIG_SPL_TEXT_BASE 0x10000000
|
2017-04-17 12:37:17 +00:00
|
|
|
#define CONFIG_SPL_MAX_SIZE 0x17000
|
2015-10-26 11:47:56 +00:00
|
|
|
#define CONFIG_SPL_STACK 0x1001e000
|
|
|
|
#define CONFIG_SPL_PAD_TO 0x1d000
|
|
|
|
|
|
|
|
#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \
|
|
|
|
CONFIG_SYS_MONITOR_LEN)
|
|
|
|
#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
|
|
|
|
#define CONFIG_SPL_BSS_START_ADDR 0x80100000
|
|
|
|
#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
|
2017-04-17 12:37:17 +00:00
|
|
|
|
|
|
|
#ifdef CONFIG_SECURE_BOOT
|
|
|
|
#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
|
|
|
|
/*
|
|
|
|
* HDR would be appended at end of image and copied to DDR along
|
|
|
|
* with U-Boot image. Here u-boot max. size is 512K. So if binary
|
|
|
|
* size increases then increase this size in case of secure boot as
|
|
|
|
* it uses raw u-boot image instead of fit image.
|
|
|
|
*/
|
|
|
|
#define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
|
|
|
|
#else
|
|
|
|
#define CONFIG_SYS_MONITOR_LEN 0x100000
|
|
|
|
#endif /* ifdef CONFIG_SECURE_BOOT */
|
2015-10-26 11:47:56 +00:00
|
|
|
#endif
|
|
|
|
|
2015-10-26 11:47:53 +00:00
|
|
|
/* NAND SPL */
|
|
|
|
#ifdef CONFIG_NAND_BOOT
|
|
|
|
#define CONFIG_SPL_PBL_PAD
|
|
|
|
#define CONFIG_SPL_FRAMEWORK
|
|
|
|
#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
|
|
|
|
#define CONFIG_SPL_TEXT_BASE 0x10000000
|
|
|
|
#define CONFIG_SPL_MAX_SIZE 0x1a000
|
|
|
|
#define CONFIG_SPL_STACK 0x1001d000
|
|
|
|
#define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
|
|
|
|
#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
|
|
|
|
#define CONFIG_SYS_SPL_MALLOC_START 0x80200000
|
|
|
|
#define CONFIG_SPL_BSS_START_ADDR 0x80100000
|
|
|
|
#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
|
|
|
|
#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
|
2017-04-17 12:37:18 +00:00
|
|
|
|
|
|
|
#ifdef CONFIG_SECURE_BOOT
|
|
|
|
#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
|
|
|
|
#endif /* ifdef CONFIG_SECURE_BOOT */
|
|
|
|
|
|
|
|
#ifdef CONFIG_U_BOOT_HDR_SIZE
|
|
|
|
/*
|
|
|
|
* HDR would be appended at end of image and copied to DDR along
|
|
|
|
* with U-Boot image. Here u-boot max. size is 512K. So if binary
|
|
|
|
* size increases then increase this size in case of secure boot as
|
|
|
|
* it uses raw u-boot image instead of fit image.
|
|
|
|
*/
|
|
|
|
#define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
|
|
|
|
#else
|
|
|
|
#define CONFIG_SYS_MONITOR_LEN 0x100000
|
|
|
|
#endif /* ifdef CONFIG_U_BOOT_HDR_SIZE */
|
|
|
|
|
2015-10-26 11:47:53 +00:00
|
|
|
#endif
|
|
|
|
|
2015-10-26 11:47:52 +00:00
|
|
|
/* IFC */
|
2017-03-30 04:22:38 +00:00
|
|
|
#ifndef SPL_NO_IFC
|
2016-01-25 07:16:07 +00:00
|
|
|
#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
|
2015-10-26 11:47:52 +00:00
|
|
|
#define CONFIG_FSL_IFC
|
|
|
|
/*
|
|
|
|
* CONFIG_SYS_FLASH_BASE has the final address (core view)
|
|
|
|
* CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
|
|
|
|
* CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
|
|
|
|
* CONFIG_SYS_TEXT_BASE is linked to 0x60000000 for booting
|
|
|
|
*/
|
|
|
|
#define CONFIG_SYS_FLASH_BASE 0x60000000
|
|
|
|
#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
|
|
|
|
#define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000
|
|
|
|
|
2017-02-11 13:43:54 +00:00
|
|
|
#ifdef CONFIG_MTD_NOR_FLASH
|
2015-10-26 11:47:52 +00:00
|
|
|
#define CONFIG_FLASH_CFI_DRIVER
|
|
|
|
#define CONFIG_SYS_FLASH_CFI
|
|
|
|
#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
|
|
|
|
#define CONFIG_SYS_FLASH_QUIET_TEST
|
|
|
|
#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
|
|
|
|
#endif
|
2016-01-25 07:16:06 +00:00
|
|
|
#endif
|
2017-03-30 04:22:38 +00:00
|
|
|
#endif
|
2015-10-26 11:47:52 +00:00
|
|
|
|
|
|
|
/* I2C */
|
|
|
|
#define CONFIG_SYS_I2C
|
|
|
|
#define CONFIG_SYS_I2C_MXC
|
|
|
|
#define CONFIG_SYS_I2C_MXC_I2C1
|
|
|
|
#define CONFIG_SYS_I2C_MXC_I2C2
|
|
|
|
#define CONFIG_SYS_I2C_MXC_I2C3
|
|
|
|
#define CONFIG_SYS_I2C_MXC_I2C4
|
|
|
|
|
|
|
|
/* PCIe */
|
2017-03-30 04:22:38 +00:00
|
|
|
#ifndef SPL_NO_PCIE
|
2015-10-26 11:47:52 +00:00
|
|
|
#define CONFIG_PCIE1 /* PCIE controller 1 */
|
|
|
|
#define CONFIG_PCIE2 /* PCIE controller 2 */
|
|
|
|
#define CONFIG_PCIE3 /* PCIE controller 3 */
|
|
|
|
|
|
|
|
#ifdef CONFIG_PCI
|
|
|
|
#define CONFIG_NET_MULTI
|
|
|
|
#define CONFIG_PCI_SCAN_SHOW
|
|
|
|
#endif
|
2017-03-30 04:22:38 +00:00
|
|
|
#endif
|
2015-10-26 11:47:52 +00:00
|
|
|
|
|
|
|
/* Command line configuration */
|
|
|
|
|
2015-10-26 11:47:55 +00:00
|
|
|
/* MMC */
|
2017-03-30 04:22:38 +00:00
|
|
|
#ifndef SPL_NO_MMC
|
2015-10-26 11:47:55 +00:00
|
|
|
#ifdef CONFIG_MMC
|
|
|
|
#define CONFIG_FSL_ESDHC
|
|
|
|
#define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
|
|
|
|
#endif
|
2017-03-30 04:22:38 +00:00
|
|
|
#endif
|
2015-10-26 11:47:55 +00:00
|
|
|
|
2016-01-25 07:16:05 +00:00
|
|
|
/* DSPI */
|
2017-03-30 04:22:38 +00:00
|
|
|
#ifndef SPL_NO_DSPI
|
2016-01-25 07:16:05 +00:00
|
|
|
#define CONFIG_FSL_DSPI
|
|
|
|
#ifdef CONFIG_FSL_DSPI
|
|
|
|
#define CONFIG_DM_SPI_FLASH
|
|
|
|
#define CONFIG_SPI_FLASH_STMICRO /* cs0 */
|
|
|
|
#define CONFIG_SPI_FLASH_SST /* cs1 */
|
|
|
|
#define CONFIG_SPI_FLASH_EON /* cs2 */
|
2016-01-25 07:16:07 +00:00
|
|
|
#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
|
2016-01-25 07:16:05 +00:00
|
|
|
#define CONFIG_SF_DEFAULT_BUS 1
|
|
|
|
#define CONFIG_SF_DEFAULT_CS 0
|
|
|
|
#endif
|
2016-01-25 07:16:06 +00:00
|
|
|
#endif
|
2017-03-30 04:22:38 +00:00
|
|
|
#endif
|
2016-01-25 07:16:05 +00:00
|
|
|
|
2015-10-26 11:47:54 +00:00
|
|
|
/* FMan ucode */
|
2017-03-30 04:22:38 +00:00
|
|
|
#ifndef SPL_NO_FMAN
|
2015-10-26 11:47:54 +00:00
|
|
|
#define CONFIG_SYS_DPAA_FMAN
|
|
|
|
#ifdef CONFIG_SYS_DPAA_FMAN
|
|
|
|
#define CONFIG_SYS_FM_MURAM_SIZE 0x60000
|
|
|
|
|
2016-04-01 09:52:52 +00:00
|
|
|
#ifdef CONFIG_NAND_BOOT
|
2017-05-16 02:45:58 +00:00
|
|
|
/* Store Fman ucode at offeset 0x900000(72 blocks). */
|
2016-04-01 09:52:52 +00:00
|
|
|
#define CONFIG_SYS_QE_FMAN_FW_IN_NAND
|
2017-05-16 02:45:58 +00:00
|
|
|
#define CONFIG_SYS_FMAN_FW_ADDR (72 * CONFIG_SYS_NAND_BLOCK_SIZE)
|
2016-04-01 09:52:53 +00:00
|
|
|
#elif defined(CONFIG_SD_BOOT)
|
|
|
|
/*
|
|
|
|
* PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
|
|
|
|
* about 1MB (2040 blocks), Env is stored after the image, and the env size is
|
2017-05-16 02:45:58 +00:00
|
|
|
* 0x2000 (16 blocks), 8 + 2040 + 16 = 2064, enlarge it to 18432(0x4800).
|
2016-04-01 09:52:53 +00:00
|
|
|
*/
|
|
|
|
#define CONFIG_SYS_QE_FMAN_FW_IN_MMC
|
2017-05-16 02:45:58 +00:00
|
|
|
#define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x4800)
|
2017-05-25 01:47:40 +00:00
|
|
|
#define CONFIG_SYS_QE_FW_ADDR (512 * 0x4a08)
|
2016-04-01 09:52:53 +00:00
|
|
|
#elif defined(CONFIG_QSPI_BOOT)
|
2016-01-25 07:16:06 +00:00
|
|
|
#define CONFIG_SYS_QE_FW_IN_SPIFLASH
|
2017-05-16 02:45:58 +00:00
|
|
|
#define CONFIG_SYS_FMAN_FW_ADDR 0x40900000
|
2016-01-25 07:16:06 +00:00
|
|
|
#define CONFIG_ENV_SPI_BUS 0
|
|
|
|
#define CONFIG_ENV_SPI_CS 0
|
|
|
|
#define CONFIG_ENV_SPI_MAX_HZ 1000000
|
|
|
|
#define CONFIG_ENV_SPI_MODE 0x03
|
|
|
|
#else
|
2015-10-26 11:47:54 +00:00
|
|
|
#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
|
|
|
|
/* FMan fireware Pre-load address */
|
2017-05-16 02:45:58 +00:00
|
|
|
#define CONFIG_SYS_FMAN_FW_ADDR 0x60900000
|
2017-05-25 01:47:40 +00:00
|
|
|
#define CONFIG_SYS_QE_FW_ADDR 0x60940000
|
2016-01-25 07:16:06 +00:00
|
|
|
#endif
|
2015-10-26 11:47:54 +00:00
|
|
|
#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
|
|
|
|
#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
|
|
|
|
#endif
|
2017-03-30 04:22:38 +00:00
|
|
|
#endif
|
2015-10-26 11:47:54 +00:00
|
|
|
|
2015-10-26 11:47:52 +00:00
|
|
|
/* Miscellaneous configurable options */
|
|
|
|
#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
|
|
|
|
|
|
|
|
#define CONFIG_HWCONFIG
|
|
|
|
#define HWCONFIG_BUFFER_SIZE 128
|
|
|
|
|
2017-03-30 04:22:38 +00:00
|
|
|
#ifndef SPL_NO_MISC
|
2016-07-21 10:55:16 +00:00
|
|
|
#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
|
|
|
|
#define MTDPARTS_DEFAULT "mtdparts=spi0.0:1m(uboot)," \
|
|
|
|
"5m(kernel),1m(dtb),9m(file_system)"
|
|
|
|
#else
|
2017-03-24 10:05:48 +00:00
|
|
|
#define MTDPARTS_DEFAULT "mtdparts=60000000.nor:" \
|
|
|
|
"2m@0x100000(nor_bank0_uboot),"\
|
|
|
|
"40m@0x1100000(nor_bank0_fit)," \
|
|
|
|
"7m(nor_bank0_user)," \
|
|
|
|
"2m@0x4100000(nor_bank4_uboot)," \
|
|
|
|
"40m@0x5100000(nor_bank4_fit),"\
|
|
|
|
"-(nor_bank4_user);" \
|
|
|
|
"7e800000.flash:" \
|
2016-07-21 10:55:16 +00:00
|
|
|
"1m(nand_uboot),1m(nand_uboot_env)," \
|
|
|
|
"20m(nand_fit);spi0.0:1m(uboot)," \
|
|
|
|
"5m(kernel),1m(dtb),9m(file_system)"
|
|
|
|
#endif
|
|
|
|
|
2017-06-08 07:59:48 +00:00
|
|
|
#include <config_distro_defaults.h>
|
|
|
|
#ifndef CONFIG_SPL_BUILD
|
|
|
|
#define BOOT_TARGET_DEVICES(func) \
|
|
|
|
func(MMC, mmc, 0) \
|
|
|
|
func(USB, usb, 0)
|
|
|
|
#include <config_distro_bootcmd.h>
|
|
|
|
#endif
|
|
|
|
|
2015-10-26 11:47:52 +00:00
|
|
|
/* Initial environment variables */
|
|
|
|
#define CONFIG_EXTRA_ENV_SETTINGS \
|
|
|
|
"hwconfig=fsl_ddr:bank_intlv=auto\0" \
|
|
|
|
"fdt_high=0xffffffffffffffff\0" \
|
|
|
|
"initrd_high=0xffffffffffffffff\0" \
|
2017-06-08 07:59:48 +00:00
|
|
|
"fdt_addr=0x64f00000\0" \
|
|
|
|
"kernel_addr=0x65000000\0" \
|
|
|
|
"scriptaddr=0x80000000\0" \
|
2017-06-05 18:21:51 +00:00
|
|
|
"scripthdraddr=0x80080000\0" \
|
2017-06-08 07:59:48 +00:00
|
|
|
"fdtheader_addr_r=0x80100000\0" \
|
|
|
|
"kernelheader_addr_r=0x80200000\0" \
|
|
|
|
"kernel_addr_r=0x81000000\0" \
|
|
|
|
"fdt_addr_r=0x90000000\0" \
|
|
|
|
"load_addr=0xa0000000\0" \
|
2016-03-15 08:35:57 +00:00
|
|
|
"kernel_size=0x2800000\0" \
|
2017-06-08 07:59:48 +00:00
|
|
|
"console=ttyS0,115200\0" \
|
|
|
|
"mtdparts=" MTDPARTS_DEFAULT "\0" \
|
|
|
|
BOOTENV \
|
|
|
|
"boot_scripts=ls1043ardb_boot.scr\0" \
|
2017-06-05 18:21:51 +00:00
|
|
|
"boot_script_hdr=hdr_ls1043ardb_bs.out\0" \
|
2017-06-08 07:59:48 +00:00
|
|
|
"scan_dev_for_boot_part=" \
|
|
|
|
"part list ${devtype} ${devnum} devplist; " \
|
|
|
|
"env exists devplist || setenv devplist 1; " \
|
|
|
|
"for distro_bootpart in ${devplist}; do " \
|
|
|
|
"if fstype ${devtype} " \
|
|
|
|
"${devnum}:${distro_bootpart} " \
|
|
|
|
"bootfstype; then " \
|
|
|
|
"run scan_dev_for_boot; " \
|
|
|
|
"fi; " \
|
|
|
|
"done\0" \
|
2017-06-05 18:21:51 +00:00
|
|
|
"scan_dev_for_boot=" \
|
|
|
|
"echo Scanning ${devtype} " \
|
|
|
|
"${devnum}:${distro_bootpart}...; " \
|
|
|
|
"for prefix in ${boot_prefixes}; do " \
|
|
|
|
"run scan_dev_for_scripts; " \
|
|
|
|
"done;\0" \
|
|
|
|
"boot_a_script=" \
|
|
|
|
"load ${devtype} ${devnum}:${distro_bootpart} " \
|
|
|
|
"${scriptaddr} ${prefix}${script}; " \
|
|
|
|
"env exists secureboot && load ${devtype} " \
|
|
|
|
"${devnum}:${distro_bootpart} " \
|
|
|
|
"${scripthdraddr} ${prefix}${boot_script_hdr} " \
|
|
|
|
"&& esbc_validate ${scripthdraddr};" \
|
|
|
|
"source ${scriptaddr}\0" \
|
2017-06-08 07:59:48 +00:00
|
|
|
"installer=load mmc 0:2 $load_addr " \
|
|
|
|
"/flex_installer_arm64.itb; " \
|
|
|
|
"bootm $load_addr#ls1043ardb\0" \
|
|
|
|
"qspi_bootcmd=echo Trying load from qspi..;" \
|
|
|
|
"sf probe && sf read $load_addr " \
|
|
|
|
"$kernel_addr $kernel_size && bootm $load_addr#$board\0" \
|
|
|
|
"nor_bootcmd=echo Trying load from nor..;" \
|
|
|
|
"cp.b $kernel_addr $load_addr " \
|
|
|
|
"$kernel_size && bootm $load_addr#$board\0"
|
|
|
|
|
|
|
|
#undef CONFIG_BOOTCOMMAND
|
|
|
|
#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
|
2017-06-05 18:21:51 +00:00
|
|
|
#define CONFIG_BOOTCOMMAND "run distro_bootcmd; env exists secureboot" \
|
|
|
|
"&& esbc_halt; run qspi_bootcmd;"
|
2017-06-08 07:59:48 +00:00
|
|
|
#else
|
2017-06-05 18:21:51 +00:00
|
|
|
#define CONFIG_BOOTCOMMAND "run distro_bootcmd; env exists secureboot" \
|
|
|
|
"&& esbc_halt; run nor_bootcmd;"
|
2017-06-08 07:59:48 +00:00
|
|
|
#endif
|
2017-03-30 04:22:38 +00:00
|
|
|
#endif
|
2015-10-26 11:47:52 +00:00
|
|
|
|
|
|
|
/* Monitor Command Prompt */
|
|
|
|
#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
|
|
|
|
#define CONFIG_SYS_LONGHELP
|
2017-03-30 04:22:38 +00:00
|
|
|
|
|
|
|
#ifndef SPL_NO_MISC
|
2017-06-08 07:59:48 +00:00
|
|
|
#ifndef CONFIG_CMDLINE_EDITING
|
2015-10-26 11:47:52 +00:00
|
|
|
#define CONFIG_CMDLINE_EDITING 1
|
2017-03-30 04:22:38 +00:00
|
|
|
#endif
|
2017-06-08 07:59:48 +00:00
|
|
|
#endif
|
2017-03-30 04:22:38 +00:00
|
|
|
|
2015-10-26 11:47:52 +00:00
|
|
|
#define CONFIG_AUTO_COMPLETE
|
|
|
|
#define CONFIG_SYS_MAXARGS 64 /* max command args */
|
|
|
|
|
|
|
|
#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
|
|
|
|
|
2017-05-17 14:23:10 +00:00
|
|
|
#include <asm/arch/soc.h>
|
|
|
|
|
2015-10-26 11:47:52 +00:00
|
|
|
#endif /* __LS1043A_COMMON_H */
|