2015-04-25 04:29:56 +00:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2014 Stefan Roese <sr@denx.de>
|
|
|
|
*
|
|
|
|
* SPDX-License-Identifier: GPL-2.0+
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef _CONFIG_DB_88F6820_GP_H
|
|
|
|
#define _CONFIG_DB_88F6820_GP_H
|
|
|
|
|
|
|
|
/*
|
|
|
|
* High Level Configuration Options (easy to change)
|
|
|
|
*/
|
|
|
|
#define CONFIG_ARMADA_XP /* SOC Family Name */
|
2015-03-25 12:35:15 +00:00
|
|
|
#define CONFIG_ARMADA_38X
|
2015-04-25 04:29:56 +00:00
|
|
|
#define CONFIG_DB_88F6820_GP /* Board target name for DDR training */
|
|
|
|
|
|
|
|
#define CONFIG_SYS_L2_PL310
|
|
|
|
|
2015-08-25 12:09:12 +00:00
|
|
|
#ifdef CONFIG_SPL_BUILD
|
2015-04-25 04:29:56 +00:00
|
|
|
#define CONFIG_SKIP_LOWLEVEL_INIT /* disable board lowlevel_init */
|
2015-08-25 12:09:12 +00:00
|
|
|
#endif
|
2015-04-25 04:29:56 +00:00
|
|
|
#define CONFIG_DISPLAY_BOARDINFO_LATE
|
|
|
|
|
2015-08-06 12:27:36 +00:00
|
|
|
/*
|
|
|
|
* TEXT_BASE needs to be below 16MiB, since this area is scrubbed
|
|
|
|
* for DDR ECC byte filling in the SPL before loading the main
|
|
|
|
* U-Boot into it.
|
|
|
|
*/
|
|
|
|
#define CONFIG_SYS_TEXT_BASE 0x00800000
|
2015-04-25 04:29:56 +00:00
|
|
|
#define CONFIG_SYS_TCLK 250000000 /* 250MHz */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Commands configuration
|
|
|
|
*/
|
|
|
|
#define CONFIG_SYS_NO_FLASH /* Declare no flash (NOR/SPI) */
|
|
|
|
#define CONFIG_CMD_CACHE
|
|
|
|
#define CONFIG_CMD_DHCP
|
|
|
|
#define CONFIG_CMD_ENV
|
2015-06-29 12:58:11 +00:00
|
|
|
#define CONFIG_CMD_EXT2
|
|
|
|
#define CONFIG_CMD_EXT4
|
|
|
|
#define CONFIG_CMD_FAT
|
|
|
|
#define CONFIG_CMD_FS_GENERIC
|
2015-04-25 04:29:56 +00:00
|
|
|
#define CONFIG_CMD_I2C
|
2015-06-29 12:58:11 +00:00
|
|
|
#define CONFIG_CMD_MMC
|
2015-08-11 10:50:58 +00:00
|
|
|
#define CONFIG_CMD_PCI
|
2015-04-25 04:29:56 +00:00
|
|
|
#define CONFIG_CMD_PING
|
2015-06-29 12:58:13 +00:00
|
|
|
#define CONFIG_CMD_SCSI
|
2015-04-25 04:29:56 +00:00
|
|
|
#define CONFIG_CMD_SF
|
|
|
|
#define CONFIG_CMD_SPI
|
|
|
|
#define CONFIG_CMD_TFTPPUT
|
|
|
|
#define CONFIG_CMD_TIME
|
|
|
|
|
|
|
|
/* I2C */
|
|
|
|
#define CONFIG_SYS_I2C
|
|
|
|
#define CONFIG_SYS_I2C_MVTWSI
|
|
|
|
#define CONFIG_I2C_MVTWSI_BASE0 MVEBU_TWSI_BASE
|
|
|
|
#define CONFIG_SYS_I2C_SLAVE 0x0
|
|
|
|
#define CONFIG_SYS_I2C_SPEED 100000
|
|
|
|
|
|
|
|
/* SPI NOR flash default params, used by sf commands */
|
|
|
|
#define CONFIG_SF_DEFAULT_SPEED 1000000
|
|
|
|
#define CONFIG_SF_DEFAULT_MODE SPI_MODE_3
|
|
|
|
#define CONFIG_SPI_FLASH_STMICRO
|
|
|
|
|
2015-06-29 12:58:11 +00:00
|
|
|
/*
|
|
|
|
* SDIO/MMC Card Configuration
|
|
|
|
*/
|
|
|
|
#define CONFIG_MMC
|
|
|
|
#define CONFIG_MMC_SDMA
|
|
|
|
#define CONFIG_GENERIC_MMC
|
|
|
|
#define CONFIG_SDHCI
|
|
|
|
#define CONFIG_MV_SDHCI
|
|
|
|
#define CONFIG_SYS_MMC_BASE MVEBU_SDIO_BASE
|
|
|
|
|
2015-06-29 12:58:14 +00:00
|
|
|
/*
|
|
|
|
* SATA/SCSI/AHCI configuration
|
|
|
|
*/
|
|
|
|
#define CONFIG_LIBATA
|
|
|
|
#define CONFIG_SCSI_AHCI
|
|
|
|
#define CONFIG_SCSI_AHCI_PLAT
|
|
|
|
#define CONFIG_SYS_SCSI_MAX_SCSI_ID 2
|
|
|
|
#define CONFIG_SYS_SCSI_MAX_LUN 1
|
|
|
|
#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \
|
|
|
|
CONFIG_SYS_SCSI_MAX_LUN)
|
|
|
|
|
2015-06-29 12:58:11 +00:00
|
|
|
/* Partition support */
|
|
|
|
#define CONFIG_DOS_PARTITION
|
|
|
|
#define CONFIG_EFI_PARTITION
|
|
|
|
|
|
|
|
/* Additional FS support/configuration */
|
|
|
|
#define CONFIG_SUPPORT_VFAT
|
|
|
|
|
2015-06-29 12:58:16 +00:00
|
|
|
/* USB/EHCI configuration */
|
|
|
|
#define CONFIG_EHCI_IS_TDI
|
|
|
|
|
2015-04-25 04:29:56 +00:00
|
|
|
/* Environment in SPI NOR flash */
|
|
|
|
#define CONFIG_ENV_IS_IN_SPI_FLASH
|
|
|
|
#define CONFIG_ENV_OFFSET (1 << 20) /* 1MiB in */
|
|
|
|
#define CONFIG_ENV_SIZE (64 << 10) /* 64KiB */
|
|
|
|
#define CONFIG_ENV_SECT_SIZE (256 << 10) /* 256KiB sectors */
|
|
|
|
|
|
|
|
#define CONFIG_PHY_MARVELL /* there is a marvell phy */
|
|
|
|
#define CONFIG_PHY_ADDR { 1, 0 }
|
|
|
|
#define CONFIG_SYS_NETA_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII
|
|
|
|
#define PHY_ANEG_TIMEOUT 8000 /* PHY needs a longer aneg time */
|
|
|
|
|
2015-08-11 10:50:58 +00:00
|
|
|
/* PCIe support */
|
|
|
|
#define CONFIG_PCI
|
|
|
|
#define CONFIG_PCI_MVEBU
|
|
|
|
#define CONFIG_PCI_PNP
|
|
|
|
#define CONFIG_PCI_SCAN_SHOW
|
|
|
|
#define CONFIG_E1000 /* enable Intel E1000 support for testing */
|
|
|
|
|
2015-04-25 04:29:56 +00:00
|
|
|
#define CONFIG_SYS_CONSOLE_INFO_QUIET /* don't print console @ startup */
|
|
|
|
#define CONFIG_SYS_ALT_MEMTEST
|
|
|
|
|
2015-05-18 16:09:46 +00:00
|
|
|
/* Keep device tree and initrd in lower memory so the kernel can access them */
|
|
|
|
#define CONFIG_EXTRA_ENV_SETTINGS \
|
|
|
|
"fdt_high=0x10000000\0" \
|
|
|
|
"initrd_high=0x10000000\0"
|
|
|
|
|
2015-03-25 12:35:15 +00:00
|
|
|
/* SPL */
|
2015-07-20 09:20:40 +00:00
|
|
|
/*
|
|
|
|
* Select the boot device here
|
|
|
|
*
|
|
|
|
* Currently supported are:
|
|
|
|
* SPL_BOOT_SPI_NOR_FLASH - Booting via SPI NOR flash
|
|
|
|
* SPL_BOOT_SDIO_MMC_CARD - Booting via SDIO/MMC card (partition 1)
|
|
|
|
*/
|
|
|
|
#define SPL_BOOT_SPI_NOR_FLASH 1
|
|
|
|
#define SPL_BOOT_SDIO_MMC_CARD 2
|
|
|
|
#define CONFIG_SPL_BOOT_DEVICE SPL_BOOT_SPI_NOR_FLASH
|
|
|
|
|
2015-03-25 12:35:15 +00:00
|
|
|
/* Defines for SPL */
|
|
|
|
#define CONFIG_SPL_FRAMEWORK
|
|
|
|
#define CONFIG_SPL_SIZE (140 << 10)
|
|
|
|
#define CONFIG_SPL_TEXT_BASE 0x40000030
|
|
|
|
#define CONFIG_SPL_MAX_SIZE (CONFIG_SPL_SIZE - 0x0030)
|
|
|
|
|
|
|
|
#define CONFIG_SPL_BSS_START_ADDR (0x40000000 + CONFIG_SPL_SIZE)
|
|
|
|
#define CONFIG_SPL_BSS_MAX_SIZE (16 << 10)
|
|
|
|
|
|
|
|
#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \
|
|
|
|
CONFIG_SPL_BSS_MAX_SIZE)
|
|
|
|
#define CONFIG_SYS_SPL_MALLOC_SIZE (16 << 10)
|
|
|
|
|
|
|
|
#define CONFIG_SPL_STACK (0x40000000 + ((192 - 16) << 10))
|
|
|
|
#define CONFIG_SPL_BOOTROM_SAVE (CONFIG_SPL_STACK + 4)
|
|
|
|
|
|
|
|
#define CONFIG_SPL_LIBCOMMON_SUPPORT
|
|
|
|
#define CONFIG_SPL_LIBGENERIC_SUPPORT
|
|
|
|
#define CONFIG_SPL_SERIAL_SUPPORT
|
|
|
|
#define CONFIG_SPL_I2C_SUPPORT
|
|
|
|
|
2015-07-20 09:20:40 +00:00
|
|
|
#if CONFIG_SPL_BOOT_DEVICE == SPL_BOOT_SPI_NOR_FLASH
|
2015-03-25 12:35:15 +00:00
|
|
|
/* SPL related SPI defines */
|
|
|
|
#define CONFIG_SPL_SPI_SUPPORT
|
|
|
|
#define CONFIG_SPL_SPI_FLASH_SUPPORT
|
|
|
|
#define CONFIG_SPL_SPI_LOAD
|
|
|
|
#define CONFIG_SPL_SPI_BUS 0
|
|
|
|
#define CONFIG_SPL_SPI_CS 0
|
|
|
|
#define CONFIG_SYS_SPI_U_BOOT_OFFS 0x20000
|
2015-07-20 09:20:40 +00:00
|
|
|
#define CONFIG_SYS_U_BOOT_OFFS CONFIG_SYS_SPI_U_BOOT_OFFS
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if CONFIG_SPL_BOOT_DEVICE == SPL_BOOT_SDIO_MMC_CARD
|
|
|
|
/* SPL related MMC defines */
|
|
|
|
#define CONFIG_SPL_MMC_SUPPORT
|
|
|
|
#define CONFIG_SPL_LIBDISK_SUPPORT
|
|
|
|
#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_PARTITION 1
|
|
|
|
#define CONFIG_SYS_MMC_U_BOOT_OFFS (160 << 10)
|
|
|
|
#define CONFIG_SYS_U_BOOT_OFFS CONFIG_SYS_MMC_U_BOOT_OFFS
|
|
|
|
#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR (CONFIG_SYS_U_BOOT_OFFS / 512)
|
|
|
|
#define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS ((512 << 10) / 512) /* 512KiB */
|
|
|
|
#ifdef CONFIG_SPL_BUILD
|
|
|
|
#define CONFIG_FIXED_SDHCI_ALIGNED_BUFFER 0x00180000 /* in SDRAM */
|
|
|
|
#endif
|
|
|
|
#endif
|
2015-03-25 12:35:15 +00:00
|
|
|
|
|
|
|
/* Enable DDR support in SPL (DDR3 training from Marvell bin_hdr) */
|
|
|
|
#define CONFIG_SYS_MVEBU_DDR_A38X
|
|
|
|
#define CONFIG_DDR3
|
|
|
|
|
2015-04-25 04:29:56 +00:00
|
|
|
/*
|
|
|
|
* mv-common.h should be defined after CMD configs since it used them
|
|
|
|
* to enable certain macros
|
|
|
|
*/
|
|
|
|
#include "mv-common.h"
|
|
|
|
|
|
|
|
#endif /* _CONFIG_DB_88F6820_GP_H */
|