2020-08-31 06:03:05 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0
|
2020-08-31 06:03:03 +00:00
|
|
|
#include <dt-bindings/clock/aspeed-clock.h>
|
2017-04-17 19:00:25 +00:00
|
|
|
#include <dt-bindings/reset/ast2500-reset.h>
|
2017-01-18 21:44:56 +00:00
|
|
|
|
|
|
|
#include "ast2500.dtsi"
|
|
|
|
|
|
|
|
/ {
|
|
|
|
scu: clock-controller@1e6e2000 {
|
|
|
|
compatible = "aspeed,ast2500-scu";
|
|
|
|
reg = <0x1e6e2000 0x1000>;
|
|
|
|
u-boot,dm-pre-reloc;
|
|
|
|
#clock-cells = <1>;
|
|
|
|
#reset-cells = <1>;
|
|
|
|
};
|
|
|
|
|
2017-04-17 19:00:25 +00:00
|
|
|
rst: reset-controller {
|
|
|
|
u-boot,dm-pre-reloc;
|
|
|
|
compatible = "aspeed,ast2500-reset";
|
|
|
|
aspeed,wdt = <&wdt1>;
|
|
|
|
#reset-cells = <1>;
|
|
|
|
};
|
|
|
|
|
2017-01-18 21:44:56 +00:00
|
|
|
sdrammc: sdrammc@1e6e0000 {
|
|
|
|
u-boot,dm-pre-reloc;
|
|
|
|
compatible = "aspeed,ast2500-sdrammc";
|
|
|
|
reg = <0x1e6e0000 0x174
|
|
|
|
0x1e6e0200 0x1d4 >;
|
2017-04-17 19:00:25 +00:00
|
|
|
#reset-cells = <1>;
|
2020-08-31 06:03:04 +00:00
|
|
|
clocks = <&scu ASPEED_CLK_MPLL>;
|
2017-04-17 19:00:25 +00:00
|
|
|
resets = <&rst AST_RESET_SDRAM>;
|
2017-01-18 21:44:56 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
ahb {
|
|
|
|
u-boot,dm-pre-reloc;
|
|
|
|
|
|
|
|
apb {
|
|
|
|
u-boot,dm-pre-reloc;
|
2019-08-15 19:29:40 +00:00
|
|
|
|
|
|
|
sdhci0: sdhci@1e740100 {
|
|
|
|
compatible = "aspeed,ast2500-sdhci";
|
|
|
|
reg = <0x1e740100>;
|
|
|
|
#reset-cells = <1>;
|
2020-08-31 06:03:04 +00:00
|
|
|
clocks = <&scu ASPEED_CLK_SDIO>;
|
2019-08-15 19:29:40 +00:00
|
|
|
resets = <&rst AST_RESET_SDIO>;
|
|
|
|
};
|
|
|
|
|
|
|
|
sdhci1: sdhci@1e740200 {
|
|
|
|
compatible = "aspeed,ast2500-sdhci";
|
|
|
|
reg = <0x1e740200>;
|
|
|
|
#reset-cells = <1>;
|
2020-08-31 06:03:04 +00:00
|
|
|
clocks = <&scu ASPEED_CLK_SDIO>;
|
2019-08-15 19:29:40 +00:00
|
|
|
resets = <&rst AST_RESET_SDIO>;
|
|
|
|
};
|
2017-04-17 19:00:34 +00:00
|
|
|
};
|
2017-01-18 21:44:56 +00:00
|
|
|
|
2017-04-17 19:00:34 +00:00
|
|
|
};
|
|
|
|
};
|
2017-01-18 21:44:56 +00:00
|
|
|
|
2017-04-17 19:00:34 +00:00
|
|
|
&uart1 {
|
2020-08-31 06:03:04 +00:00
|
|
|
clocks = <&scu ASPEED_CLK_GATE_UART1CLK>;
|
2017-04-17 19:00:34 +00:00
|
|
|
};
|
2017-01-18 21:44:56 +00:00
|
|
|
|
2017-04-17 19:00:34 +00:00
|
|
|
&uart2 {
|
2020-08-31 06:03:04 +00:00
|
|
|
clocks = <&scu ASPEED_CLK_GATE_UART2CLK>;
|
2017-04-17 19:00:34 +00:00
|
|
|
};
|
2017-01-18 21:44:56 +00:00
|
|
|
|
2017-04-17 19:00:34 +00:00
|
|
|
&uart3 {
|
2020-08-31 06:03:04 +00:00
|
|
|
clocks = <&scu ASPEED_CLK_GATE_UART3CLK>;
|
2017-04-17 19:00:34 +00:00
|
|
|
};
|
2017-01-18 21:44:56 +00:00
|
|
|
|
2017-04-17 19:00:34 +00:00
|
|
|
&uart4 {
|
2020-08-31 06:03:04 +00:00
|
|
|
clocks = <&scu ASPEED_CLK_GATE_UART4CLK>;
|
2017-04-17 19:00:34 +00:00
|
|
|
};
|
2017-01-18 21:44:56 +00:00
|
|
|
|
2017-04-17 19:00:34 +00:00
|
|
|
&uart5 {
|
2020-08-31 06:03:04 +00:00
|
|
|
clocks = <&scu ASPEED_CLK_GATE_UART5CLK>;
|
2017-04-17 19:00:34 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
&timer {
|
|
|
|
u-boot,dm-pre-reloc;
|
2017-01-18 21:44:56 +00:00
|
|
|
};
|
2017-04-17 19:00:32 +00:00
|
|
|
|
|
|
|
&mac0 {
|
2020-08-31 06:03:04 +00:00
|
|
|
clocks = <&scu ASPEED_CLK_GATE_MAC1CLK>, <&scu ASPEED_CLK_D2PLL>;
|
2017-04-17 19:00:32 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
&mac1 {
|
2020-08-31 06:03:04 +00:00
|
|
|
clocks = <&scu ASPEED_CLK_GATE_MAC1CLK>, <&scu ASPEED_CLK_D2PLL>;
|
2017-04-17 19:00:32 +00:00
|
|
|
};
|