2014-02-04 08:56:14 +00:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2013-2014 Synopsys, Inc. All rights reserved.
|
|
|
|
*
|
|
|
|
* SPDX-License-Identifier: GPL-2.0+
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <config.h>
|
2015-12-14 14:14:46 +00:00
|
|
|
#include <common.h>
|
2015-05-18 13:56:26 +00:00
|
|
|
#include <linux/compiler.h>
|
|
|
|
#include <linux/kernel.h>
|
2017-06-26 08:46:47 +00:00
|
|
|
#include <linux/log2.h>
|
2014-02-04 08:56:14 +00:00
|
|
|
#include <asm/arcregs.h>
|
2015-02-03 10:58:13 +00:00
|
|
|
#include <asm/cache.h>
|
2014-02-04 08:56:14 +00:00
|
|
|
|
|
|
|
/* Bit values in IC_CTRL */
|
2018-01-16 16:20:29 +00:00
|
|
|
#define IC_CTRL_CACHE_DISABLE BIT(0)
|
2014-02-04 08:56:14 +00:00
|
|
|
|
|
|
|
/* Bit values in DC_CTRL */
|
2018-01-16 16:20:29 +00:00
|
|
|
#define DC_CTRL_CACHE_DISABLE BIT(0)
|
|
|
|
#define DC_CTRL_INV_MODE_FLUSH BIT(6)
|
|
|
|
#define DC_CTRL_FLUSH_STATUS BIT(8)
|
2014-12-24 13:07:07 +00:00
|
|
|
#define CACHE_VER_NUM_MASK 0xF
|
2014-02-04 08:56:14 +00:00
|
|
|
|
2015-05-18 13:56:26 +00:00
|
|
|
#define OP_INV 0x1
|
|
|
|
#define OP_FLUSH 0x2
|
|
|
|
#define OP_INV_IC 0x3
|
|
|
|
|
2018-01-16 16:20:26 +00:00
|
|
|
/* Bit val in SLC_CONTROL */
|
|
|
|
#define SLC_CTRL_DIS 0x001
|
|
|
|
#define SLC_CTRL_IM 0x040
|
|
|
|
#define SLC_CTRL_BUSY 0x100
|
|
|
|
#define SLC_CTRL_RGN_OP_INV 0x200
|
|
|
|
|
2015-05-18 13:56:26 +00:00
|
|
|
/*
|
|
|
|
* By default that variable will fall into .bss section.
|
|
|
|
* But .bss section is not relocated and so it will be initilized before
|
|
|
|
* relocation but will be used after being zeroed.
|
|
|
|
*/
|
2015-12-14 14:14:46 +00:00
|
|
|
int l1_line_sz __section(".data");
|
2017-11-30 14:41:32 +00:00
|
|
|
bool dcache_exists __section(".data") = false;
|
|
|
|
bool icache_exists __section(".data") = false;
|
2015-12-14 14:14:46 +00:00
|
|
|
|
|
|
|
#define CACHE_LINE_MASK (~(l1_line_sz - 1))
|
|
|
|
|
|
|
|
#ifdef CONFIG_ISA_ARCV2
|
2015-05-18 13:56:26 +00:00
|
|
|
int slc_line_sz __section(".data");
|
2017-11-30 14:41:32 +00:00
|
|
|
bool slc_exists __section(".data") = false;
|
|
|
|
bool ioc_exists __section(".data") = false;
|
2018-01-16 16:20:26 +00:00
|
|
|
bool pae_exists __section(".data") = false;
|
2015-05-18 13:56:26 +00:00
|
|
|
|
2018-01-16 16:20:28 +00:00
|
|
|
/* To force enable IOC set ioc_enable to 'true' */
|
|
|
|
bool ioc_enable __section(".data") = false;
|
|
|
|
|
2018-01-16 16:20:26 +00:00
|
|
|
void read_decode_mmu_bcr(void)
|
2015-05-18 13:56:26 +00:00
|
|
|
{
|
2018-01-16 16:20:26 +00:00
|
|
|
/* TODO: should we compare mmu version from BCR and from CONFIG? */
|
|
|
|
#if (CONFIG_ARC_MMU_VER >= 4)
|
|
|
|
u32 tmp;
|
2015-05-18 13:56:26 +00:00
|
|
|
|
2018-01-16 16:20:26 +00:00
|
|
|
tmp = read_aux_reg(ARC_AUX_MMU_BCR);
|
2015-05-18 13:56:26 +00:00
|
|
|
|
2018-01-16 16:20:26 +00:00
|
|
|
struct bcr_mmu_4 {
|
|
|
|
#ifdef CONFIG_CPU_BIG_ENDIAN
|
|
|
|
unsigned int ver:8, sasid:1, sz1:4, sz0:4, res:2, pae:1,
|
|
|
|
n_ways:2, n_entry:2, n_super:2, u_itlb:3, u_dtlb:3;
|
|
|
|
#else
|
|
|
|
/* DTLB ITLB JES JE JA */
|
|
|
|
unsigned int u_dtlb:3, u_itlb:3, n_super:2, n_entry:2, n_ways:2,
|
|
|
|
pae:1, res:2, sz0:4, sz1:4, sasid:1, ver:8;
|
|
|
|
#endif /* CONFIG_CPU_BIG_ENDIAN */
|
|
|
|
} *mmu4;
|
2015-05-18 13:56:26 +00:00
|
|
|
|
2018-01-16 16:20:26 +00:00
|
|
|
mmu4 = (struct bcr_mmu_4 *)&tmp;
|
2015-05-18 13:56:26 +00:00
|
|
|
|
2018-01-16 16:20:26 +00:00
|
|
|
pae_exists = !!mmu4->pae;
|
|
|
|
#endif /* (CONFIG_ARC_MMU_VER >= 4) */
|
2015-05-18 13:56:26 +00:00
|
|
|
}
|
|
|
|
|
2018-01-16 16:20:26 +00:00
|
|
|
static void __slc_entire_op(const int op)
|
2015-05-18 13:56:26 +00:00
|
|
|
{
|
2018-01-16 16:20:26 +00:00
|
|
|
unsigned int ctrl;
|
|
|
|
|
|
|
|
ctrl = read_aux_reg(ARC_AUX_SLC_CTRL);
|
2015-05-18 13:56:26 +00:00
|
|
|
|
2018-01-16 16:20:26 +00:00
|
|
|
if (!(op & OP_FLUSH)) /* i.e. OP_INV */
|
|
|
|
ctrl &= ~SLC_CTRL_IM; /* clear IM: Disable flush before Inv */
|
|
|
|
else
|
|
|
|
ctrl |= SLC_CTRL_IM;
|
2015-05-18 13:56:26 +00:00
|
|
|
|
2018-01-16 16:20:26 +00:00
|
|
|
write_aux_reg(ARC_AUX_SLC_CTRL, ctrl);
|
2015-05-18 13:56:26 +00:00
|
|
|
|
2018-01-16 16:20:26 +00:00
|
|
|
if (op & OP_INV) /* Inv or flush-n-inv use same cmd reg */
|
|
|
|
write_aux_reg(ARC_AUX_SLC_INVALIDATE, 0x1);
|
|
|
|
else
|
|
|
|
write_aux_reg(ARC_AUX_SLC_FLUSH, 0x1);
|
2015-05-18 13:56:26 +00:00
|
|
|
|
2018-01-16 16:20:26 +00:00
|
|
|
/* Make sure "busy" bit reports correct stataus, see STAR 9001165532 */
|
|
|
|
read_aux_reg(ARC_AUX_SLC_CTRL);
|
2015-05-18 13:56:26 +00:00
|
|
|
|
2018-01-16 16:20:26 +00:00
|
|
|
/* Important to wait for flush to complete */
|
|
|
|
while (read_aux_reg(ARC_AUX_SLC_CTRL) & SLC_CTRL_BUSY);
|
2015-05-18 13:56:26 +00:00
|
|
|
}
|
|
|
|
|
2018-01-16 16:20:26 +00:00
|
|
|
static void slc_upper_region_init(void)
|
2015-05-18 13:56:26 +00:00
|
|
|
{
|
2018-01-16 16:20:26 +00:00
|
|
|
/*
|
|
|
|
* ARC_AUX_SLC_RGN_END1 and ARC_AUX_SLC_RGN_START1 are always == 0
|
|
|
|
* as we don't use PAE40.
|
|
|
|
*/
|
|
|
|
write_aux_reg(ARC_AUX_SLC_RGN_END1, 0);
|
|
|
|
write_aux_reg(ARC_AUX_SLC_RGN_START1, 0);
|
|
|
|
}
|
2015-05-18 13:56:26 +00:00
|
|
|
|
2018-01-16 16:20:26 +00:00
|
|
|
static void __slc_rgn_op(unsigned long paddr, unsigned long sz, const int op)
|
|
|
|
{
|
|
|
|
unsigned int ctrl;
|
|
|
|
unsigned long end;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* The Region Flush operation is specified by CTRL.RGN_OP[11..9]
|
|
|
|
* - b'000 (default) is Flush,
|
|
|
|
* - b'001 is Invalidate if CTRL.IM == 0
|
|
|
|
* - b'001 is Flush-n-Invalidate if CTRL.IM == 1
|
|
|
|
*/
|
|
|
|
ctrl = read_aux_reg(ARC_AUX_SLC_CTRL);
|
|
|
|
|
|
|
|
/* Don't rely on default value of IM bit */
|
|
|
|
if (!(op & OP_FLUSH)) /* i.e. OP_INV */
|
|
|
|
ctrl &= ~SLC_CTRL_IM; /* clear IM: Disable flush before Inv */
|
2015-05-18 13:56:26 +00:00
|
|
|
else
|
2018-01-16 16:20:26 +00:00
|
|
|
ctrl |= SLC_CTRL_IM;
|
2015-05-18 13:56:26 +00:00
|
|
|
|
2018-01-16 16:20:26 +00:00
|
|
|
if (op & OP_INV)
|
|
|
|
ctrl |= SLC_CTRL_RGN_OP_INV; /* Inv or flush-n-inv */
|
|
|
|
else
|
|
|
|
ctrl &= ~SLC_CTRL_RGN_OP_INV;
|
2015-05-18 13:56:26 +00:00
|
|
|
|
2018-01-16 16:20:26 +00:00
|
|
|
write_aux_reg(ARC_AUX_SLC_CTRL, ctrl);
|
2015-05-18 13:56:26 +00:00
|
|
|
|
2018-01-16 16:20:26 +00:00
|
|
|
/*
|
|
|
|
* Lower bits are ignored, no need to clip
|
|
|
|
* END needs to be setup before START (latter triggers the operation)
|
|
|
|
* END can't be same as START, so add (l2_line_sz - 1) to sz
|
|
|
|
*/
|
|
|
|
end = paddr + sz + slc_line_sz - 1;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Upper addresses (ARC_AUX_SLC_RGN_END1 and ARC_AUX_SLC_RGN_START1)
|
|
|
|
* are always == 0 as we don't use PAE40, so we only setup lower ones
|
|
|
|
* (ARC_AUX_SLC_RGN_END and ARC_AUX_SLC_RGN_START)
|
|
|
|
*/
|
|
|
|
write_aux_reg(ARC_AUX_SLC_RGN_END, end);
|
|
|
|
write_aux_reg(ARC_AUX_SLC_RGN_START, paddr);
|
|
|
|
|
|
|
|
/* Make sure "busy" bit reports correct stataus, see STAR 9001165532 */
|
|
|
|
read_aux_reg(ARC_AUX_SLC_CTRL);
|
|
|
|
|
|
|
|
while (read_aux_reg(ARC_AUX_SLC_CTRL) & SLC_CTRL_BUSY);
|
2015-05-18 13:56:26 +00:00
|
|
|
}
|
2018-01-16 16:20:26 +00:00
|
|
|
#endif /* CONFIG_ISA_ARCV2 */
|
2015-05-18 13:56:26 +00:00
|
|
|
|
2015-12-14 14:14:46 +00:00
|
|
|
#ifdef CONFIG_ISA_ARCV2
|
|
|
|
static void read_decode_cache_bcr_arcv2(void)
|
2015-05-18 13:56:26 +00:00
|
|
|
{
|
2015-12-14 14:14:46 +00:00
|
|
|
union {
|
|
|
|
struct {
|
|
|
|
#ifdef CONFIG_CPU_BIG_ENDIAN
|
|
|
|
unsigned int pad:24, way:2, lsz:2, sz:4;
|
|
|
|
#else
|
|
|
|
unsigned int sz:4, lsz:2, way:2, pad:24;
|
|
|
|
#endif
|
|
|
|
} fields;
|
|
|
|
unsigned int word;
|
|
|
|
} slc_cfg;
|
|
|
|
|
|
|
|
union {
|
|
|
|
struct {
|
|
|
|
#ifdef CONFIG_CPU_BIG_ENDIAN
|
|
|
|
unsigned int pad:24, ver:8;
|
|
|
|
#else
|
|
|
|
unsigned int ver:8, pad:24;
|
|
|
|
#endif
|
|
|
|
} fields;
|
|
|
|
unsigned int word;
|
|
|
|
} sbcr;
|
|
|
|
|
|
|
|
sbcr.word = read_aux_reg(ARC_BCR_SLC);
|
|
|
|
if (sbcr.fields.ver) {
|
|
|
|
slc_cfg.word = read_aux_reg(ARC_AUX_SLC_CONFIG);
|
2017-11-30 14:41:32 +00:00
|
|
|
slc_exists = true;
|
2015-12-14 14:14:46 +00:00
|
|
|
slc_line_sz = (slc_cfg.fields.lsz == 0) ? 128 : 64;
|
|
|
|
}
|
2015-12-14 14:15:13 +00:00
|
|
|
|
|
|
|
union {
|
|
|
|
struct bcr_clust_cfg {
|
|
|
|
#ifdef CONFIG_CPU_BIG_ENDIAN
|
|
|
|
unsigned int pad:7, c:1, num_entries:8, num_cores:8, ver:8;
|
|
|
|
#else
|
|
|
|
unsigned int ver:8, num_cores:8, num_entries:8, c:1, pad:7;
|
|
|
|
#endif
|
|
|
|
} fields;
|
|
|
|
unsigned int word;
|
|
|
|
} cbcr;
|
|
|
|
|
|
|
|
cbcr.word = read_aux_reg(ARC_BCR_CLUSTER);
|
2018-01-16 16:20:28 +00:00
|
|
|
if (cbcr.fields.c && ioc_enable)
|
2017-11-30 14:41:32 +00:00
|
|
|
ioc_exists = true;
|
2015-05-18 13:56:26 +00:00
|
|
|
}
|
2015-12-14 14:14:46 +00:00
|
|
|
#endif
|
2015-05-18 13:56:26 +00:00
|
|
|
|
2015-12-14 14:14:46 +00:00
|
|
|
void read_decode_cache_bcr(void)
|
2015-05-18 13:56:26 +00:00
|
|
|
{
|
2015-12-14 14:14:46 +00:00
|
|
|
int dc_line_sz = 0, ic_line_sz = 0;
|
|
|
|
|
|
|
|
union {
|
|
|
|
struct {
|
|
|
|
#ifdef CONFIG_CPU_BIG_ENDIAN
|
|
|
|
unsigned int pad:12, line_len:4, sz:4, config:4, ver:8;
|
|
|
|
#else
|
|
|
|
unsigned int ver:8, config:4, sz:4, line_len:4, pad:12;
|
|
|
|
#endif
|
|
|
|
} fields;
|
|
|
|
unsigned int word;
|
|
|
|
} ibcr, dbcr;
|
|
|
|
|
|
|
|
ibcr.word = read_aux_reg(ARC_BCR_IC_BUILD);
|
|
|
|
if (ibcr.fields.ver) {
|
2017-11-30 14:41:32 +00:00
|
|
|
icache_exists = true;
|
2015-12-14 14:14:46 +00:00
|
|
|
l1_line_sz = ic_line_sz = 8 << ibcr.fields.line_len;
|
|
|
|
if (!ic_line_sz)
|
|
|
|
panic("Instruction exists but line length is 0\n");
|
|
|
|
}
|
|
|
|
|
|
|
|
dbcr.word = read_aux_reg(ARC_BCR_DC_BUILD);
|
2018-01-16 16:20:29 +00:00
|
|
|
if (dbcr.fields.ver) {
|
2017-11-30 14:41:32 +00:00
|
|
|
dcache_exists = true;
|
2015-12-14 14:14:46 +00:00
|
|
|
l1_line_sz = dc_line_sz = 16 << dbcr.fields.line_len;
|
|
|
|
if (!dc_line_sz)
|
|
|
|
panic("Data cache exists but line length is 0\n");
|
|
|
|
}
|
|
|
|
|
|
|
|
if (ic_line_sz && dc_line_sz && (ic_line_sz != dc_line_sz))
|
|
|
|
panic("Instruction and data cache line lengths differ\n");
|
2015-05-18 13:56:26 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
void cache_init(void)
|
|
|
|
{
|
2015-12-14 14:14:46 +00:00
|
|
|
read_decode_cache_bcr();
|
|
|
|
|
2015-05-18 13:56:26 +00:00
|
|
|
#ifdef CONFIG_ISA_ARCV2
|
2015-12-14 14:14:46 +00:00
|
|
|
read_decode_cache_bcr_arcv2();
|
2015-12-14 14:15:13 +00:00
|
|
|
|
|
|
|
if (ioc_exists) {
|
2017-06-26 08:46:47 +00:00
|
|
|
/* IOC Aperture start is equal to DDR start */
|
|
|
|
unsigned int ap_base = CONFIG_SYS_SDRAM_BASE;
|
|
|
|
/* IOC Aperture size is equal to DDR size */
|
|
|
|
long ap_size = CONFIG_SYS_SDRAM_SIZE;
|
|
|
|
|
2016-06-08 05:04:03 +00:00
|
|
|
flush_dcache_all();
|
|
|
|
invalidate_dcache_all();
|
|
|
|
|
2017-06-26 08:46:47 +00:00
|
|
|
if (!is_power_of_2(ap_size) || ap_size < 4096)
|
|
|
|
panic("IOC Aperture size must be power of 2 and bigger 4Kib");
|
|
|
|
|
|
|
|
/*
|
|
|
|
* IOC Aperture size decoded as 2 ^ (SIZE + 2) KB,
|
|
|
|
* so setting 0x11 implies 512M, 0x12 implies 1G...
|
|
|
|
*/
|
|
|
|
write_aux_reg(ARC_AUX_IO_COH_AP0_SIZE,
|
2018-01-16 16:20:29 +00:00
|
|
|
order_base_2(ap_size / 1024) - 2);
|
2017-06-26 08:46:47 +00:00
|
|
|
|
|
|
|
/* IOC Aperture start must be aligned to the size of the aperture */
|
|
|
|
if (ap_base % ap_size != 0)
|
|
|
|
panic("IOC Aperture start must be aligned to the size of the aperture");
|
|
|
|
|
|
|
|
write_aux_reg(ARC_AUX_IO_COH_AP0_BASE, ap_base >> 12);
|
2015-12-14 14:15:13 +00:00
|
|
|
write_aux_reg(ARC_AUX_IO_COH_PARTIAL, 1);
|
|
|
|
write_aux_reg(ARC_AUX_IO_COH_ENABLE, 1);
|
|
|
|
}
|
2018-01-16 16:20:26 +00:00
|
|
|
|
|
|
|
read_decode_mmu_bcr();
|
|
|
|
|
|
|
|
/*
|
|
|
|
* ARC_AUX_SLC_RGN_START1 and ARC_AUX_SLC_RGN_END1 register exist
|
|
|
|
* only if PAE exists in current HW. So we had to check pae_exist
|
|
|
|
* before using them.
|
|
|
|
*/
|
|
|
|
if (slc_exists && pae_exists)
|
|
|
|
slc_upper_region_init();
|
|
|
|
#endif /* CONFIG_ISA_ARCV2 */
|
2015-05-18 13:56:26 +00:00
|
|
|
}
|
|
|
|
|
2014-02-04 08:56:14 +00:00
|
|
|
int icache_status(void)
|
|
|
|
{
|
2015-12-14 14:14:46 +00:00
|
|
|
if (!icache_exists)
|
2014-12-24 13:07:07 +00:00
|
|
|
return 0;
|
|
|
|
|
2015-05-18 13:56:26 +00:00
|
|
|
if (read_aux_reg(ARC_AUX_IC_CTRL) & IC_CTRL_CACHE_DISABLE)
|
|
|
|
return 0;
|
|
|
|
else
|
|
|
|
return 1;
|
2014-02-04 08:56:14 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
void icache_enable(void)
|
|
|
|
{
|
2015-12-14 14:14:46 +00:00
|
|
|
if (icache_exists)
|
2015-05-18 13:56:26 +00:00
|
|
|
write_aux_reg(ARC_AUX_IC_CTRL, read_aux_reg(ARC_AUX_IC_CTRL) &
|
|
|
|
~IC_CTRL_CACHE_DISABLE);
|
2014-02-04 08:56:14 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
void icache_disable(void)
|
|
|
|
{
|
2015-12-14 14:14:46 +00:00
|
|
|
if (icache_exists)
|
2015-05-18 13:56:26 +00:00
|
|
|
write_aux_reg(ARC_AUX_IC_CTRL, read_aux_reg(ARC_AUX_IC_CTRL) |
|
|
|
|
IC_CTRL_CACHE_DISABLE);
|
2014-02-04 08:56:14 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
void invalidate_icache_all(void)
|
|
|
|
{
|
|
|
|
/* Any write to IC_IVIC register triggers invalidation of entire I$ */
|
2015-05-18 13:56:26 +00:00
|
|
|
if (icache_status()) {
|
|
|
|
write_aux_reg(ARC_AUX_IC_IVIC, 1);
|
2017-11-17 13:02:17 +00:00
|
|
|
/*
|
|
|
|
* As per ARC HS databook (see chapter 5.3.3.2)
|
|
|
|
* it is required to add 3 NOPs after each write to IC_IVIC.
|
|
|
|
*/
|
|
|
|
__builtin_arc_nop();
|
|
|
|
__builtin_arc_nop();
|
|
|
|
__builtin_arc_nop();
|
2015-05-18 13:56:26 +00:00
|
|
|
read_aux_reg(ARC_AUX_IC_CTRL); /* blocks */
|
|
|
|
}
|
2018-01-16 16:20:26 +00:00
|
|
|
|
|
|
|
#ifdef CONFIG_ISA_ARCV2
|
|
|
|
if (slc_exists)
|
|
|
|
__slc_entire_op(OP_INV);
|
2015-05-18 13:56:26 +00:00
|
|
|
#endif
|
2018-01-16 16:20:26 +00:00
|
|
|
}
|
2014-02-04 08:56:14 +00:00
|
|
|
|
|
|
|
int dcache_status(void)
|
|
|
|
{
|
2015-12-14 14:14:46 +00:00
|
|
|
if (!dcache_exists)
|
2014-12-24 13:07:07 +00:00
|
|
|
return 0;
|
|
|
|
|
2015-05-18 13:56:26 +00:00
|
|
|
if (read_aux_reg(ARC_AUX_DC_CTRL) & DC_CTRL_CACHE_DISABLE)
|
|
|
|
return 0;
|
|
|
|
else
|
|
|
|
return 1;
|
2014-02-04 08:56:14 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
void dcache_enable(void)
|
|
|
|
{
|
2015-12-14 14:14:46 +00:00
|
|
|
if (!dcache_exists)
|
2014-12-24 13:07:07 +00:00
|
|
|
return;
|
|
|
|
|
2014-02-04 08:56:14 +00:00
|
|
|
write_aux_reg(ARC_AUX_DC_CTRL, read_aux_reg(ARC_AUX_DC_CTRL) &
|
|
|
|
~(DC_CTRL_INV_MODE_FLUSH | DC_CTRL_CACHE_DISABLE));
|
|
|
|
}
|
|
|
|
|
|
|
|
void dcache_disable(void)
|
|
|
|
{
|
2015-12-14 14:14:46 +00:00
|
|
|
if (!dcache_exists)
|
2014-12-24 13:07:07 +00:00
|
|
|
return;
|
|
|
|
|
2014-02-04 08:56:14 +00:00
|
|
|
write_aux_reg(ARC_AUX_DC_CTRL, read_aux_reg(ARC_AUX_DC_CTRL) |
|
|
|
|
DC_CTRL_CACHE_DISABLE);
|
|
|
|
}
|
|
|
|
|
|
|
|
#ifndef CONFIG_SYS_DCACHE_OFF
|
2015-05-18 13:56:26 +00:00
|
|
|
/*
|
|
|
|
* Common Helper for Line Operations on {I,D}-Cache
|
|
|
|
*/
|
|
|
|
static inline void __cache_line_loop(unsigned long paddr, unsigned long sz,
|
|
|
|
const int cacheop)
|
2014-02-04 08:56:14 +00:00
|
|
|
{
|
2015-05-18 13:56:26 +00:00
|
|
|
unsigned int aux_cmd;
|
2015-02-03 10:58:12 +00:00
|
|
|
#if (CONFIG_ARC_MMU_VER == 3)
|
2015-05-18 13:56:26 +00:00
|
|
|
unsigned int aux_tag;
|
2014-02-04 08:56:14 +00:00
|
|
|
#endif
|
2015-05-18 13:56:26 +00:00
|
|
|
int num_lines;
|
2014-02-04 08:56:14 +00:00
|
|
|
|
2015-05-18 13:56:26 +00:00
|
|
|
if (cacheop == OP_INV_IC) {
|
|
|
|
aux_cmd = ARC_AUX_IC_IVIL;
|
2015-02-03 10:58:12 +00:00
|
|
|
#if (CONFIG_ARC_MMU_VER == 3)
|
2015-05-18 13:56:26 +00:00
|
|
|
aux_tag = ARC_AUX_IC_PTAG;
|
2014-02-04 08:56:14 +00:00
|
|
|
#endif
|
2015-05-18 13:56:26 +00:00
|
|
|
} else {
|
|
|
|
/* d$ cmd: INV (discard or wback-n-discard) OR FLUSH (wback) */
|
|
|
|
aux_cmd = cacheop & OP_INV ? ARC_AUX_DC_IVDL : ARC_AUX_DC_FLDL;
|
|
|
|
#if (CONFIG_ARC_MMU_VER == 3)
|
|
|
|
aux_tag = ARC_AUX_DC_PTAG;
|
|
|
|
#endif
|
|
|
|
}
|
2014-02-04 08:56:14 +00:00
|
|
|
|
2015-05-18 13:56:26 +00:00
|
|
|
sz += paddr & ~CACHE_LINE_MASK;
|
|
|
|
paddr &= CACHE_LINE_MASK;
|
2014-02-04 08:56:14 +00:00
|
|
|
|
2015-12-14 14:14:46 +00:00
|
|
|
num_lines = DIV_ROUND_UP(sz, l1_line_sz);
|
2014-02-04 08:56:14 +00:00
|
|
|
|
2015-05-18 13:56:26 +00:00
|
|
|
while (num_lines-- > 0) {
|
2015-02-03 10:58:12 +00:00
|
|
|
#if (CONFIG_ARC_MMU_VER == 3)
|
2015-05-18 13:56:26 +00:00
|
|
|
write_aux_reg(aux_tag, paddr);
|
2014-02-04 08:56:14 +00:00
|
|
|
#endif
|
2015-05-18 13:56:26 +00:00
|
|
|
write_aux_reg(aux_cmd, paddr);
|
2015-12-14 14:14:46 +00:00
|
|
|
paddr += l1_line_sz;
|
2014-02-04 08:56:14 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
|
2015-05-18 13:56:26 +00:00
|
|
|
static unsigned int __before_dc_op(const int op)
|
2014-02-04 08:56:14 +00:00
|
|
|
{
|
2015-05-18 13:56:26 +00:00
|
|
|
unsigned int reg;
|
|
|
|
|
|
|
|
if (op == OP_INV) {
|
|
|
|
/*
|
|
|
|
* IM is set by default and implies Flush-n-inv
|
|
|
|
* Clear it here for vanilla inv
|
|
|
|
*/
|
|
|
|
reg = read_aux_reg(ARC_AUX_DC_CTRL);
|
|
|
|
write_aux_reg(ARC_AUX_DC_CTRL, reg & ~DC_CTRL_INV_MODE_FLUSH);
|
|
|
|
}
|
2015-03-27 09:47:29 +00:00
|
|
|
|
2015-05-18 13:56:26 +00:00
|
|
|
return reg;
|
2014-02-04 08:56:14 +00:00
|
|
|
}
|
|
|
|
|
2015-05-18 13:56:26 +00:00
|
|
|
static void __after_dc_op(const int op, unsigned int reg)
|
2014-02-04 08:56:14 +00:00
|
|
|
{
|
2015-05-18 13:56:26 +00:00
|
|
|
if (op & OP_FLUSH) /* flush / flush-n-inv both wait */
|
2018-01-16 16:20:29 +00:00
|
|
|
while (read_aux_reg(ARC_AUX_DC_CTRL) & DC_CTRL_FLUSH_STATUS);
|
2015-05-18 13:56:26 +00:00
|
|
|
|
|
|
|
/* Switch back to default Invalidate mode */
|
|
|
|
if (op == OP_INV)
|
|
|
|
write_aux_reg(ARC_AUX_DC_CTRL, reg | DC_CTRL_INV_MODE_FLUSH);
|
2014-02-04 08:56:14 +00:00
|
|
|
}
|
2015-03-30 10:36:04 +00:00
|
|
|
|
2015-05-18 13:56:26 +00:00
|
|
|
static inline void __dc_entire_op(const int cacheop)
|
2015-03-30 10:36:04 +00:00
|
|
|
{
|
2015-05-18 13:56:26 +00:00
|
|
|
int aux;
|
|
|
|
unsigned int ctrl_reg = __before_dc_op(cacheop);
|
2015-03-30 10:36:04 +00:00
|
|
|
|
2015-05-18 13:56:26 +00:00
|
|
|
if (cacheop & OP_INV) /* Inv or flush-n-inv use same cmd reg */
|
|
|
|
aux = ARC_AUX_DC_IVDC;
|
|
|
|
else
|
|
|
|
aux = ARC_AUX_DC_FLSH;
|
2015-03-30 10:36:04 +00:00
|
|
|
|
2015-05-18 13:56:26 +00:00
|
|
|
write_aux_reg(aux, 0x1);
|
2015-03-30 10:36:04 +00:00
|
|
|
|
2015-05-18 13:56:26 +00:00
|
|
|
__after_dc_op(cacheop, ctrl_reg);
|
2015-03-30 10:36:04 +00:00
|
|
|
}
|
|
|
|
|
2015-05-18 13:56:26 +00:00
|
|
|
static inline void __dc_line_op(unsigned long paddr, unsigned long sz,
|
|
|
|
const int cacheop)
|
2015-03-30 10:36:04 +00:00
|
|
|
{
|
2015-05-18 13:56:26 +00:00
|
|
|
unsigned int ctrl_reg = __before_dc_op(cacheop);
|
2018-01-16 16:20:29 +00:00
|
|
|
|
2015-05-18 13:56:26 +00:00
|
|
|
__cache_line_loop(paddr, sz, cacheop);
|
|
|
|
__after_dc_op(cacheop, ctrl_reg);
|
|
|
|
}
|
|
|
|
#else
|
|
|
|
#define __dc_entire_op(cacheop)
|
|
|
|
#define __dc_line_op(paddr, sz, cacheop)
|
|
|
|
#endif /* !CONFIG_SYS_DCACHE_OFF */
|
2015-03-30 10:36:04 +00:00
|
|
|
|
2015-05-18 13:56:26 +00:00
|
|
|
void invalidate_dcache_range(unsigned long start, unsigned long end)
|
|
|
|
{
|
2018-01-16 16:20:26 +00:00
|
|
|
if (start >= end)
|
|
|
|
return;
|
|
|
|
|
2015-05-18 13:56:26 +00:00
|
|
|
#ifdef CONFIG_ISA_ARCV2
|
2015-12-14 14:15:13 +00:00
|
|
|
if (!ioc_exists)
|
|
|
|
#endif
|
|
|
|
__dc_line_op(start, end - start, OP_INV);
|
|
|
|
|
|
|
|
#ifdef CONFIG_ISA_ARCV2
|
|
|
|
if (slc_exists && !ioc_exists)
|
2018-01-16 16:20:26 +00:00
|
|
|
__slc_rgn_op(start, end - start, OP_INV);
|
2015-05-18 13:56:26 +00:00
|
|
|
#endif
|
|
|
|
}
|
2015-03-30 10:36:04 +00:00
|
|
|
|
2015-05-18 13:56:26 +00:00
|
|
|
void flush_dcache_range(unsigned long start, unsigned long end)
|
|
|
|
{
|
2018-01-16 16:20:26 +00:00
|
|
|
if (start >= end)
|
|
|
|
return;
|
|
|
|
|
2015-05-18 13:56:26 +00:00
|
|
|
#ifdef CONFIG_ISA_ARCV2
|
2015-12-14 14:15:13 +00:00
|
|
|
if (!ioc_exists)
|
|
|
|
#endif
|
|
|
|
__dc_line_op(start, end - start, OP_FLUSH);
|
|
|
|
|
|
|
|
#ifdef CONFIG_ISA_ARCV2
|
|
|
|
if (slc_exists && !ioc_exists)
|
2018-01-16 16:20:26 +00:00
|
|
|
__slc_rgn_op(start, end - start, OP_FLUSH);
|
2015-05-18 13:56:26 +00:00
|
|
|
#endif
|
2015-03-30 10:36:04 +00:00
|
|
|
}
|
|
|
|
|
2015-05-18 13:56:26 +00:00
|
|
|
void flush_cache(unsigned long start, unsigned long size)
|
2015-03-30 10:36:04 +00:00
|
|
|
{
|
2015-05-18 13:56:26 +00:00
|
|
|
flush_dcache_range(start, start + size);
|
|
|
|
}
|
2015-03-30 10:36:04 +00:00
|
|
|
|
2015-05-18 13:56:26 +00:00
|
|
|
void invalidate_dcache_all(void)
|
|
|
|
{
|
2016-06-08 04:57:19 +00:00
|
|
|
__dc_entire_op(OP_INV);
|
2015-12-14 14:15:13 +00:00
|
|
|
|
|
|
|
#ifdef CONFIG_ISA_ARCV2
|
2016-06-08 04:57:19 +00:00
|
|
|
if (slc_exists)
|
2015-05-18 13:56:26 +00:00
|
|
|
__slc_entire_op(OP_INV);
|
|
|
|
#endif
|
2015-03-30 10:36:04 +00:00
|
|
|
}
|
|
|
|
|
2015-05-18 13:56:26 +00:00
|
|
|
void flush_dcache_all(void)
|
|
|
|
{
|
2016-04-16 12:28:30 +00:00
|
|
|
__dc_entire_op(OP_FLUSH);
|
2015-12-14 14:15:13 +00:00
|
|
|
|
|
|
|
#ifdef CONFIG_ISA_ARCV2
|
2016-04-16 12:28:30 +00:00
|
|
|
if (slc_exists)
|
2015-05-18 13:56:26 +00:00
|
|
|
__slc_entire_op(OP_FLUSH);
|
|
|
|
#endif
|
|
|
|
}
|