2006-09-07 09:51:23 +00:00
|
|
|
/*
|
2008-01-16 09:33:46 +00:00
|
|
|
* (C) Copyright 2008
|
|
|
|
* Stefan Roese, DENX Software Engineering, sr@denx.de.
|
2006-09-07 09:51:23 +00:00
|
|
|
*
|
2013-10-07 11:07:26 +00:00
|
|
|
* SPDX-License-Identifier: GPL-2.0+
|
2006-09-07 09:51:23 +00:00
|
|
|
*/
|
|
|
|
|
2010-10-26 12:34:52 +00:00
|
|
|
#include <asm-offsets.h>
|
2006-09-07 09:51:23 +00:00
|
|
|
#include <ppc_asm.tmpl>
|
2010-04-13 03:28:07 +00:00
|
|
|
#include <asm/mmu.h>
|
2006-09-07 09:51:23 +00:00
|
|
|
#include <config.h>
|
|
|
|
|
2008-01-16 09:33:46 +00:00
|
|
|
/*
|
2006-09-07 09:51:23 +00:00
|
|
|
* TLB TABLE
|
|
|
|
*
|
|
|
|
* This table is used by the cpu boot code to setup the initial tlb
|
|
|
|
* entries. Rather than make broad assumptions in the cpu source tree,
|
|
|
|
* this table lets each board set things up however they like.
|
|
|
|
*
|
|
|
|
* Pointer to the table is returned in r1
|
2008-01-16 09:33:46 +00:00
|
|
|
*/
|
2006-09-07 09:51:23 +00:00
|
|
|
.section .bootpg,"ax"
|
|
|
|
.globl tlbtab
|
|
|
|
|
|
|
|
tlbtab:
|
|
|
|
tlbtab_start
|
|
|
|
|
2008-01-10 17:50:33 +00:00
|
|
|
/* vxWorks needs this as first entry for the Machine Check interrupt */
|
2010-04-14 11:57:18 +00:00
|
|
|
tlbentry( 0x40000000, SZ_256M, 0, 0, AC_RWX | SA_IG )
|
2006-09-07 09:51:23 +00:00
|
|
|
|
2009-05-11 11:46:14 +00:00
|
|
|
/*
|
|
|
|
* The RAM-boot version skips the SDRAM TLB (identified by EPN=0). This
|
|
|
|
* entry is already configured for SDRAM via the JTAG debugger and mustn't
|
|
|
|
* be re-initialized by this RAM-booting U-Boot version.
|
|
|
|
*/
|
|
|
|
#ifndef CONFIG_SYS_RAMBOOT
|
2006-09-07 09:51:23 +00:00
|
|
|
/* TLB-entry for DDR SDRAM (Up to 2GB) */
|
2007-10-31 19:57:11 +00:00
|
|
|
#ifdef CONFIG_4xx_DCACHE
|
2010-04-14 11:57:18 +00:00
|
|
|
tlbentry( CONFIG_SYS_SDRAM_BASE, SZ_256M, CONFIG_SYS_SDRAM_BASE, 0, AC_RWX | SA_G)
|
2007-10-31 19:57:11 +00:00
|
|
|
#else
|
2010-04-14 11:57:18 +00:00
|
|
|
tlbentry( CONFIG_SYS_SDRAM_BASE, SZ_256M, CONFIG_SYS_SDRAM_BASE, 0, AC_RWX | SA_IG )
|
2007-10-31 19:57:11 +00:00
|
|
|
#endif
|
2009-05-11 11:46:14 +00:00
|
|
|
#endif /* CONFIG_SYS_RAMBOOT */
|
2006-09-07 09:51:23 +00:00
|
|
|
|
2008-01-10 17:50:33 +00:00
|
|
|
/* TLB-entry for EBC */
|
2010-04-14 11:57:18 +00:00
|
|
|
tlbentry( CONFIG_SYS_BCSR_BASE, SZ_256M, CONFIG_SYS_BCSR_BASE, 1, AC_RWX | SA_IG )
|
2008-01-10 17:50:33 +00:00
|
|
|
|
|
|
|
/* BOOT_CS (FLASH) must be forth. Before relocation SA_I can be off to use the
|
|
|
|
* speed up boot process. It is patched after relocation to enable SA_I
|
|
|
|
*/
|
|
|
|
#ifndef CONFIG_NAND_SPL
|
2010-04-14 11:57:18 +00:00
|
|
|
tlbentry( CONFIG_SYS_BOOT_BASE_ADDR, SZ_256M, CONFIG_SYS_BOOT_BASE_ADDR, 1, AC_RWX | SA_G )
|
2008-01-10 17:50:33 +00:00
|
|
|
#else
|
2010-04-14 11:57:18 +00:00
|
|
|
tlbentry( CONFIG_SYS_NAND_BOOT_SPL_SRC, SZ_4K, CONFIG_SYS_NAND_BOOT_SPL_SRC, 1, AC_RWX | SA_G )
|
2008-01-10 17:50:33 +00:00
|
|
|
#endif
|
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#ifdef CONFIG_SYS_INIT_RAM_DCACHE
|
2006-09-07 09:51:23 +00:00
|
|
|
/* TLB-entry for init-ram in dcache (SA_I must be turned off!) */
|
2010-04-14 11:57:18 +00:00
|
|
|
tlbentry( CONFIG_SYS_INIT_RAM_ADDR, SZ_64K, CONFIG_SYS_INIT_RAM_ADDR, 0, AC_RWX | SA_G )
|
2006-09-07 09:51:23 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
/* TLB-entry for PCI Memory */
|
2010-04-14 11:57:18 +00:00
|
|
|
tlbentry( CONFIG_SYS_PCI_MEMBASE, SZ_256M, CONFIG_SYS_PCI_MEMBASE, 1, AC_RW | SA_IG )
|
|
|
|
tlbentry( CONFIG_SYS_PCI_MEMBASE1, SZ_256M, CONFIG_SYS_PCI_MEMBASE1, 1, AC_RW | SA_IG )
|
|
|
|
tlbentry( CONFIG_SYS_PCI_MEMBASE2, SZ_256M, CONFIG_SYS_PCI_MEMBASE2, 1, AC_RW | SA_IG )
|
|
|
|
tlbentry( CONFIG_SYS_PCI_MEMBASE3, SZ_256M, CONFIG_SYS_PCI_MEMBASE3, 1, AC_RW | SA_IG )
|
2006-09-07 09:51:23 +00:00
|
|
|
|
|
|
|
/* TLB-entry for NAND */
|
2010-04-14 11:57:18 +00:00
|
|
|
tlbentry( CONFIG_SYS_NAND_ADDR, SZ_1K, CONFIG_SYS_NAND_ADDR, 1, AC_RWX | SA_IG )
|
2006-09-07 09:51:23 +00:00
|
|
|
|
|
|
|
/* TLB-entry for Internal Registers & OCM */
|
2010-04-14 11:57:18 +00:00
|
|
|
tlbentry( 0xe0000000, SZ_16M, 0xe0000000, 0, AC_RWX | SA_I )
|
2006-09-07 09:51:23 +00:00
|
|
|
|
|
|
|
/*TLB-entry PCI registers*/
|
2010-04-14 11:57:18 +00:00
|
|
|
tlbentry( 0xEEC00000, SZ_1K, 0xEEC00000, 1, AC_RWX | SA_IG )
|
2006-09-07 09:51:23 +00:00
|
|
|
|
|
|
|
/* TLB-entry for peripherals */
|
2010-04-14 11:57:18 +00:00
|
|
|
tlbentry( 0xEF000000, SZ_16M, 0xEF000000, 1, AC_RWX | SA_IG)
|
2006-09-07 09:51:23 +00:00
|
|
|
|
2007-08-31 13:21:46 +00:00
|
|
|
/* TLB-entry PCI IO Space - from sr@denx.de */
|
2010-04-14 11:57:18 +00:00
|
|
|
tlbentry(0xE8000000, SZ_64K, 0xE8000000, 1, AC_RWX | SA_IG)
|
2007-08-31 13:21:46 +00:00
|
|
|
|
2006-09-07 09:51:23 +00:00
|
|
|
tlbtab_end
|
|
|
|
|
|
|
|
#if defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
|
|
|
|
/*
|
|
|
|
* For NAND booting the first TLB has to be reconfigured to full size
|
|
|
|
* and with caching disabled after running from RAM!
|
|
|
|
*/
|
2008-10-16 13:01:15 +00:00
|
|
|
#define TLB00 TLB0(CONFIG_SYS_BOOT_BASE_ADDR, SZ_256M)
|
|
|
|
#define TLB01 TLB1(CONFIG_SYS_BOOT_BASE_ADDR, 1)
|
2010-04-14 11:57:18 +00:00
|
|
|
#define TLB02 TLB2(AC_RWX | SA_IG)
|
2006-09-07 09:51:23 +00:00
|
|
|
|
|
|
|
.globl reconfig_tlb0
|
|
|
|
reconfig_tlb0:
|
|
|
|
sync
|
|
|
|
isync
|
2009-03-26 15:14:13 +00:00
|
|
|
addi r4,r0,CONFIG_SYS_TLB_FOR_BOOT_FLASH /* TLB entry # */
|
2006-09-07 09:51:23 +00:00
|
|
|
lis r5,TLB00@h
|
|
|
|
ori r5,r5,TLB00@l
|
|
|
|
tlbwe r5,r4,0x0000 /* Save it out */
|
|
|
|
lis r5,TLB01@h
|
|
|
|
ori r5,r5,TLB01@l
|
|
|
|
tlbwe r5,r4,0x0001 /* Save it out */
|
|
|
|
lis r5,TLB02@h
|
|
|
|
ori r5,r5,TLB02@l
|
|
|
|
tlbwe r5,r4,0x0002 /* Save it out */
|
|
|
|
sync
|
|
|
|
isync
|
|
|
|
blr
|
|
|
|
#endif
|