2006-03-14 15:24:38 +00:00
|
|
|
/*
|
|
|
|
* (C) Copyright 2006
|
|
|
|
* Wolfgang Denk, DENX Software Engineering, wd@denx.de.
|
|
|
|
*
|
|
|
|
* See file CREDITS for list of people who contributed to this
|
|
|
|
* project.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU General Public License as
|
|
|
|
* published by the Free Software Foundation; either version 2 of
|
|
|
|
* the License, or (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, write to the Free Software
|
|
|
|
* Foundation, Inc., 59 Temple Place, Suite 330, Boston,
|
|
|
|
* MA 02111-1307 USA
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
|
|
|
#include <ioports.h>
|
|
|
|
#include <mpc83xx.h>
|
|
|
|
#include <asm/mpc8349_pci.h>
|
|
|
|
#include <i2c.h>
|
2008-01-17 03:37:42 +00:00
|
|
|
#include <spi.h>
|
2006-03-14 15:24:38 +00:00
|
|
|
#include <miiphy.h>
|
|
|
|
#include <spd_sdram.h>
|
2008-03-04 16:03:03 +00:00
|
|
|
|
2007-12-20 21:57:28 +00:00
|
|
|
#if defined(CONFIG_OF_LIBFDT)
|
2007-08-16 03:30:33 +00:00
|
|
|
#include <libfdt.h>
|
2006-11-01 06:10:40 +00:00
|
|
|
#endif
|
|
|
|
|
2006-03-14 15:24:38 +00:00
|
|
|
int fixed_sdram(void);
|
|
|
|
void sdram_init(void);
|
|
|
|
|
2009-05-22 22:23:24 +00:00
|
|
|
#if defined(CONFIG_DDR_ECC) && defined(CONFIG_MPC83xx)
|
2006-03-14 15:24:38 +00:00
|
|
|
void ddr_enable_ecc(unsigned int dram_size);
|
|
|
|
#endif
|
|
|
|
|
|
|
|
int board_early_init_f (void)
|
|
|
|
{
|
2008-10-16 13:01:15 +00:00
|
|
|
volatile u8* bcsr = (volatile u8*)CONFIG_SYS_BCSR;
|
2006-03-14 15:24:38 +00:00
|
|
|
|
|
|
|
/* Enable flash write */
|
|
|
|
bcsr[1] &= ~0x01;
|
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#ifdef CONFIG_SYS_USE_MPC834XSYS_USB_PHY
|
2006-04-20 18:45:32 +00:00
|
|
|
/* Use USB PHY on SYS board */
|
|
|
|
bcsr[5] |= 0x02;
|
|
|
|
#endif
|
|
|
|
|
2006-03-14 15:24:38 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
#define ns2clk(ns) (ns / (1000000000 / CONFIG_8349_CLKIN) + 1)
|
|
|
|
|
2008-06-09 21:03:40 +00:00
|
|
|
phys_size_t initdram (int board_type)
|
2006-03-14 15:24:38 +00:00
|
|
|
{
|
2008-10-16 13:01:15 +00:00
|
|
|
volatile immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
|
2006-03-14 15:24:38 +00:00
|
|
|
u32 msize = 0;
|
|
|
|
|
|
|
|
if ((im->sysconf.immrbar & IMMRBAR_BASE_ADDR) != (u32)im)
|
|
|
|
return -1;
|
|
|
|
|
|
|
|
/* DDR SDRAM - Main SODIMM */
|
2008-10-16 13:01:15 +00:00
|
|
|
im->sysconf.ddrlaw[0].bar = CONFIG_SYS_DDR_BASE & LAWBAR_BAR;
|
2006-03-14 15:24:38 +00:00
|
|
|
#if defined(CONFIG_SPD_EEPROM)
|
2006-03-16 16:46:46 +00:00
|
|
|
msize = spd_sdram();
|
2006-03-14 15:24:38 +00:00
|
|
|
#else
|
|
|
|
msize = fixed_sdram();
|
|
|
|
#endif
|
|
|
|
/*
|
|
|
|
* Initialize SDRAM if it is on local bus.
|
|
|
|
*/
|
|
|
|
sdram_init();
|
|
|
|
|
|
|
|
#if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
|
|
|
|
/*
|
|
|
|
* Initialize and enable DDR ECC.
|
|
|
|
*/
|
|
|
|
ddr_enable_ecc(msize * 1024 * 1024);
|
|
|
|
#endif
|
2007-08-17 03:52:48 +00:00
|
|
|
|
2006-03-14 15:24:38 +00:00
|
|
|
/* return total bus SDRAM size(bytes) -- DDR */
|
|
|
|
return (msize * 1024 * 1024);
|
|
|
|
}
|
|
|
|
|
|
|
|
#if !defined(CONFIG_SPD_EEPROM)
|
|
|
|
/*************************************************************************
|
|
|
|
* fixed sdram init -- doesn't use serial presence detect.
|
|
|
|
************************************************************************/
|
|
|
|
int fixed_sdram(void)
|
|
|
|
{
|
2008-10-16 13:01:15 +00:00
|
|
|
volatile immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
|
2006-03-14 15:24:38 +00:00
|
|
|
u32 msize = 0;
|
|
|
|
u32 ddr_size;
|
|
|
|
u32 ddr_size_log2;
|
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
msize = CONFIG_SYS_DDR_SIZE;
|
2006-03-14 15:24:38 +00:00
|
|
|
for (ddr_size = msize << 20, ddr_size_log2 = 0;
|
|
|
|
(ddr_size > 1);
|
|
|
|
ddr_size = ddr_size>>1, ddr_size_log2++) {
|
|
|
|
if (ddr_size & 1) {
|
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
}
|
2008-10-16 13:01:15 +00:00
|
|
|
im->sysconf.ddrlaw[0].bar = CONFIG_SYS_DDR_SDRAM_BASE & 0xfffff000;
|
2006-03-14 15:24:38 +00:00
|
|
|
im->sysconf.ddrlaw[0].ar = LAWAR_EN | ((ddr_size_log2 - 1) & LAWAR_SIZE);
|
2006-03-16 16:46:46 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
#if (CONFIG_SYS_DDR_SIZE != 256)
|
2006-03-14 15:24:38 +00:00
|
|
|
#warning Currenly any ddr size other than 256 is not supported
|
|
|
|
#endif
|
2007-02-14 10:27:17 +00:00
|
|
|
#ifdef CONFIG_DDR_II
|
2008-10-16 13:01:15 +00:00
|
|
|
im->ddr.csbnds[2].csbnds = CONFIG_SYS_DDR_CS2_BNDS;
|
|
|
|
im->ddr.cs_config[2] = CONFIG_SYS_DDR_CS2_CONFIG;
|
|
|
|
im->ddr.timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
|
|
|
|
im->ddr.timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
|
|
|
|
im->ddr.timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
|
|
|
|
im->ddr.timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
|
|
|
|
im->ddr.sdram_cfg = CONFIG_SYS_DDR_SDRAM_CFG;
|
|
|
|
im->ddr.sdram_cfg2 = CONFIG_SYS_DDR_SDRAM_CFG2;
|
|
|
|
im->ddr.sdram_mode = CONFIG_SYS_DDR_MODE;
|
|
|
|
im->ddr.sdram_mode2 = CONFIG_SYS_DDR_MODE2;
|
|
|
|
im->ddr.sdram_interval = CONFIG_SYS_DDR_INTERVAL;
|
|
|
|
im->ddr.sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CNTL;
|
2007-02-14 10:27:17 +00:00
|
|
|
#else
|
2006-03-16 16:46:46 +00:00
|
|
|
im->ddr.csbnds[2].csbnds = 0x0000000f;
|
2008-10-16 13:01:15 +00:00
|
|
|
im->ddr.cs_config[2] = CONFIG_SYS_DDR_CONFIG;
|
2006-03-16 16:46:46 +00:00
|
|
|
|
2006-04-16 08:51:58 +00:00
|
|
|
/* currently we use only one CS, so disable the other banks */
|
2006-03-16 16:46:46 +00:00
|
|
|
im->ddr.cs_config[0] = 0;
|
|
|
|
im->ddr.cs_config[1] = 0;
|
|
|
|
im->ddr.cs_config[3] = 0;
|
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
im->ddr.timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
|
|
|
|
im->ddr.timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
|
2006-04-16 08:51:58 +00:00
|
|
|
|
2006-03-14 15:24:38 +00:00
|
|
|
im->ddr.sdram_cfg =
|
|
|
|
SDRAM_CFG_SREN
|
|
|
|
#if defined(CONFIG_DDR_2T_TIMING)
|
|
|
|
| SDRAM_CFG_2T_EN
|
|
|
|
#endif
|
|
|
|
| 2 << SDRAM_CFG_SDRAM_TYPE_SHIFT;
|
2006-03-16 16:46:46 +00:00
|
|
|
#if defined (CONFIG_DDR_32BIT)
|
|
|
|
/* for 32-bit mode burst length is 8 */
|
|
|
|
im->ddr.sdram_cfg |= (SDRAM_CFG_32_BE | SDRAM_CFG_8_BE);
|
|
|
|
#endif
|
2008-10-16 13:01:15 +00:00
|
|
|
im->ddr.sdram_mode = CONFIG_SYS_DDR_MODE;
|
2006-03-14 15:24:38 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
im->ddr.sdram_interval = CONFIG_SYS_DDR_INTERVAL;
|
2007-02-14 10:27:17 +00:00
|
|
|
#endif
|
2006-03-14 15:24:38 +00:00
|
|
|
udelay(200);
|
|
|
|
|
2006-03-16 16:46:46 +00:00
|
|
|
/* enable DDR controller */
|
2006-03-14 15:24:38 +00:00
|
|
|
im->ddr.sdram_cfg |= SDRAM_CFG_MEM_EN;
|
|
|
|
return msize;
|
|
|
|
}
|
2008-10-16 13:01:15 +00:00
|
|
|
#endif/*!CONFIG_SYS_SPD_EEPROM*/
|
2006-03-14 15:24:38 +00:00
|
|
|
|
|
|
|
|
|
|
|
int checkboard (void)
|
|
|
|
{
|
2008-08-22 18:00:15 +00:00
|
|
|
/*
|
|
|
|
* Warning: do not read the BCSR registers here
|
|
|
|
*
|
|
|
|
* There is a timing bug in the 8349E and 8349EA BCSR code
|
|
|
|
* version 1.2 (read from BCSR 11) that will cause the CFI
|
|
|
|
* flash initialization code to overwrite BCSR 0, disabling
|
|
|
|
* the serial ports and gigabit ethernet
|
|
|
|
*/
|
|
|
|
|
2006-03-14 15:24:38 +00:00
|
|
|
puts("Board: Freescale MPC8349EMDS\n");
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* if MPC8349EMDS is soldered with SDRAM
|
|
|
|
*/
|
2008-10-16 13:01:15 +00:00
|
|
|
#if defined(CONFIG_SYS_BR2_PRELIM) \
|
|
|
|
&& defined(CONFIG_SYS_OR2_PRELIM) \
|
|
|
|
&& defined(CONFIG_SYS_LBLAWBAR2_PRELIM) \
|
|
|
|
&& defined(CONFIG_SYS_LBLAWAR2_PRELIM)
|
2006-03-14 15:24:38 +00:00
|
|
|
/*
|
|
|
|
* Initialize SDRAM memory on the Local Bus.
|
|
|
|
*/
|
|
|
|
|
|
|
|
void sdram_init(void)
|
|
|
|
{
|
2008-10-16 13:01:15 +00:00
|
|
|
volatile immap_t *immap = (immap_t *)CONFIG_SYS_IMMR;
|
2010-06-17 16:37:20 +00:00
|
|
|
volatile fsl_lbc_t *lbc = &immap->im_lbc;
|
2008-10-16 13:01:15 +00:00
|
|
|
uint *sdram_addr = (uint *)CONFIG_SYS_LBC_SDRAM_BASE;
|
2006-03-14 15:24:38 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Setup SDRAM Base and Option Registers, already done in cpu_init.c
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* setup mtrpt, lsrt and lbcr for LB bus */
|
2008-10-16 13:01:15 +00:00
|
|
|
lbc->lbcr = CONFIG_SYS_LBC_LBCR;
|
|
|
|
lbc->mrtpr = CONFIG_SYS_LBC_MRTPR;
|
|
|
|
lbc->lsrt = CONFIG_SYS_LBC_LSRT;
|
2006-03-14 15:24:38 +00:00
|
|
|
asm("sync");
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Configure the SDRAM controller Machine Mode Register.
|
|
|
|
*/
|
2008-10-16 13:01:15 +00:00
|
|
|
lbc->lsdmr = CONFIG_SYS_LBC_LSDMR_5; /* 0x40636733; normal operation */
|
2006-03-14 15:24:38 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
lbc->lsdmr = CONFIG_SYS_LBC_LSDMR_1; /* 0x68636733; precharge all the banks */
|
2006-03-14 15:24:38 +00:00
|
|
|
asm("sync");
|
|
|
|
*sdram_addr = 0xff;
|
|
|
|
udelay(100);
|
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
lbc->lsdmr = CONFIG_SYS_LBC_LSDMR_2; /* 0x48636733; auto refresh */
|
2006-03-14 15:24:38 +00:00
|
|
|
asm("sync");
|
|
|
|
/*1 times*/
|
|
|
|
*sdram_addr = 0xff;
|
|
|
|
udelay(100);
|
|
|
|
/*2 times*/
|
|
|
|
*sdram_addr = 0xff;
|
|
|
|
udelay(100);
|
|
|
|
/*3 times*/
|
|
|
|
*sdram_addr = 0xff;
|
|
|
|
udelay(100);
|
|
|
|
/*4 times*/
|
|
|
|
*sdram_addr = 0xff;
|
|
|
|
udelay(100);
|
|
|
|
/*5 times*/
|
|
|
|
*sdram_addr = 0xff;
|
|
|
|
udelay(100);
|
|
|
|
/*6 times*/
|
|
|
|
*sdram_addr = 0xff;
|
|
|
|
udelay(100);
|
|
|
|
/*7 times*/
|
|
|
|
*sdram_addr = 0xff;
|
|
|
|
udelay(100);
|
|
|
|
/*8 times*/
|
|
|
|
*sdram_addr = 0xff;
|
|
|
|
udelay(100);
|
|
|
|
|
|
|
|
/* 0x58636733; mode register write operation */
|
2008-10-16 13:01:15 +00:00
|
|
|
lbc->lsdmr = CONFIG_SYS_LBC_LSDMR_4;
|
2006-03-14 15:24:38 +00:00
|
|
|
asm("sync");
|
|
|
|
*sdram_addr = 0xff;
|
|
|
|
udelay(100);
|
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
lbc->lsdmr = CONFIG_SYS_LBC_LSDMR_5; /* 0x40636733; normal operation */
|
2006-03-14 15:24:38 +00:00
|
|
|
asm("sync");
|
|
|
|
*sdram_addr = 0xff;
|
|
|
|
udelay(100);
|
|
|
|
}
|
|
|
|
#else
|
|
|
|
void sdram_init(void)
|
|
|
|
{
|
|
|
|
}
|
|
|
|
#endif
|
2006-03-16 14:19:35 +00:00
|
|
|
|
2008-01-17 03:37:42 +00:00
|
|
|
/*
|
|
|
|
* The following are used to control the SPI chip selects for the SPI command.
|
|
|
|
*/
|
2008-06-09 06:28:33 +00:00
|
|
|
#ifdef CONFIG_MPC8XXX_SPI
|
2008-01-17 03:37:42 +00:00
|
|
|
|
|
|
|
#define SPI_CS_MASK 0x80000000
|
|
|
|
|
SPI API improvements
This patch gets rid of the spi_chipsel table and adds a handful of new
functions that makes the SPI layer cleaner and more flexible.
Instead of the spi_chipsel table, each board that wants to use SPI
gets to implement three hooks:
* spi_cs_activate(): Activates the chipselect for a given slave
* spi_cs_deactivate(): Deactivates the chipselect for a given slave
* spi_cs_is_valid(): Determines if the given bus/chipselect
combination can be activated.
Not all drivers may need those extra functions however. If that's the
case, the board code may just leave them out (assuming they know what
the driver needs) or rely on the linker to strip them out (assuming
--gc-sections is being used.)
To set up communication parameters for a given slave, the driver needs
to call spi_setup_slave(). This returns a pointer to an opaque
spi_slave struct which must be passed as a parameter to subsequent SPI
calls. This struct can be freed by calling spi_free_slave(), but most
driver probably don't want to do this.
Before starting one or more SPI transfers, the driver must call
spi_claim_bus() to gain exclusive access to the SPI bus and initialize
the hardware. When all transfers are done, the driver must call
spi_release_bus() to make the bus available to others, and possibly
shut down the SPI controller hardware.
spi_xfer() behaves mostly the same as before, but it now takes a
spi_slave parameter instead of a spi_chipsel function pointer. It also
got a new parameter, flags, which is used to specify chip select
behaviour. This may be extended with other flags in the future.
This patch has been build-tested on all powerpc and arm boards
involved. I have not tested NIOS since I don't have a toolchain for it
installed, so I expect some breakage there even though I've tried
fixing up everything I could find by visual inspection.
I have run-time tested this on AVR32 ATNGW100 using the atmel_spi and
DataFlash drivers posted as a follow-up. I'd like some help testing
other boards that use the existing SPI API.
But most of all, I'd like some comments on the new API. Is this stuff
usable for everyone? If not, why?
Changed in v4:
- Build fixes for various boards, drivers and commands
- Provide common struct spi_slave definition that can be extended by
drivers
- Pass a struct spi_slave * to spi_cs_activate and spi_cs_deactivate
- Make default bus and mode build-time configurable
- Override default SPI bus ID and mode on mx32ads and imx31_litekit.
Changed in v3:
- Add opaque struct spi_slave for controller-specific data associated
with a slave.
- Add spi_claim_bus() and spi_release_bus()
- Add spi_free_slave()
- spi_setup() is now called spi_setup_slave() and returns a
struct spi_slave
- soft_spi now supports four SPI modes (CPOL|CPHA)
- Add bus parameter to spi_setup_slave()
- Convert the new i.MX32 SPI driver
- Convert the new MC13783 RTC driver
Changed in v2:
- Convert the mpc8xxx_spi driver and the mpc8349emds board to the
new API.
Signed-off-by: Haavard Skinnemoen <hskinnemoen@atmel.com>
Tested-by: Guennadi Liakhovetski <lg@denx.de>
2008-05-16 09:10:31 +00:00
|
|
|
int spi_cs_is_valid(unsigned int bus, unsigned int cs)
|
|
|
|
{
|
|
|
|
return bus == 0 && cs == 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
void spi_cs_activate(struct spi_slave *slave)
|
2008-01-17 03:37:42 +00:00
|
|
|
{
|
2008-10-16 13:01:15 +00:00
|
|
|
volatile gpio83xx_t *iopd = &((immap_t *)CONFIG_SYS_IMMR)->gpio[0];
|
2008-01-17 03:37:42 +00:00
|
|
|
|
SPI API improvements
This patch gets rid of the spi_chipsel table and adds a handful of new
functions that makes the SPI layer cleaner and more flexible.
Instead of the spi_chipsel table, each board that wants to use SPI
gets to implement three hooks:
* spi_cs_activate(): Activates the chipselect for a given slave
* spi_cs_deactivate(): Deactivates the chipselect for a given slave
* spi_cs_is_valid(): Determines if the given bus/chipselect
combination can be activated.
Not all drivers may need those extra functions however. If that's the
case, the board code may just leave them out (assuming they know what
the driver needs) or rely on the linker to strip them out (assuming
--gc-sections is being used.)
To set up communication parameters for a given slave, the driver needs
to call spi_setup_slave(). This returns a pointer to an opaque
spi_slave struct which must be passed as a parameter to subsequent SPI
calls. This struct can be freed by calling spi_free_slave(), but most
driver probably don't want to do this.
Before starting one or more SPI transfers, the driver must call
spi_claim_bus() to gain exclusive access to the SPI bus and initialize
the hardware. When all transfers are done, the driver must call
spi_release_bus() to make the bus available to others, and possibly
shut down the SPI controller hardware.
spi_xfer() behaves mostly the same as before, but it now takes a
spi_slave parameter instead of a spi_chipsel function pointer. It also
got a new parameter, flags, which is used to specify chip select
behaviour. This may be extended with other flags in the future.
This patch has been build-tested on all powerpc and arm boards
involved. I have not tested NIOS since I don't have a toolchain for it
installed, so I expect some breakage there even though I've tried
fixing up everything I could find by visual inspection.
I have run-time tested this on AVR32 ATNGW100 using the atmel_spi and
DataFlash drivers posted as a follow-up. I'd like some help testing
other boards that use the existing SPI API.
But most of all, I'd like some comments on the new API. Is this stuff
usable for everyone? If not, why?
Changed in v4:
- Build fixes for various boards, drivers and commands
- Provide common struct spi_slave definition that can be extended by
drivers
- Pass a struct spi_slave * to spi_cs_activate and spi_cs_deactivate
- Make default bus and mode build-time configurable
- Override default SPI bus ID and mode on mx32ads and imx31_litekit.
Changed in v3:
- Add opaque struct spi_slave for controller-specific data associated
with a slave.
- Add spi_claim_bus() and spi_release_bus()
- Add spi_free_slave()
- spi_setup() is now called spi_setup_slave() and returns a
struct spi_slave
- soft_spi now supports four SPI modes (CPOL|CPHA)
- Add bus parameter to spi_setup_slave()
- Convert the new i.MX32 SPI driver
- Convert the new MC13783 RTC driver
Changed in v2:
- Convert the mpc8xxx_spi driver and the mpc8349emds board to the
new API.
Signed-off-by: Haavard Skinnemoen <hskinnemoen@atmel.com>
Tested-by: Guennadi Liakhovetski <lg@denx.de>
2008-05-16 09:10:31 +00:00
|
|
|
iopd->dat &= ~SPI_CS_MASK;
|
2008-01-17 03:37:42 +00:00
|
|
|
}
|
|
|
|
|
SPI API improvements
This patch gets rid of the spi_chipsel table and adds a handful of new
functions that makes the SPI layer cleaner and more flexible.
Instead of the spi_chipsel table, each board that wants to use SPI
gets to implement three hooks:
* spi_cs_activate(): Activates the chipselect for a given slave
* spi_cs_deactivate(): Deactivates the chipselect for a given slave
* spi_cs_is_valid(): Determines if the given bus/chipselect
combination can be activated.
Not all drivers may need those extra functions however. If that's the
case, the board code may just leave them out (assuming they know what
the driver needs) or rely on the linker to strip them out (assuming
--gc-sections is being used.)
To set up communication parameters for a given slave, the driver needs
to call spi_setup_slave(). This returns a pointer to an opaque
spi_slave struct which must be passed as a parameter to subsequent SPI
calls. This struct can be freed by calling spi_free_slave(), but most
driver probably don't want to do this.
Before starting one or more SPI transfers, the driver must call
spi_claim_bus() to gain exclusive access to the SPI bus and initialize
the hardware. When all transfers are done, the driver must call
spi_release_bus() to make the bus available to others, and possibly
shut down the SPI controller hardware.
spi_xfer() behaves mostly the same as before, but it now takes a
spi_slave parameter instead of a spi_chipsel function pointer. It also
got a new parameter, flags, which is used to specify chip select
behaviour. This may be extended with other flags in the future.
This patch has been build-tested on all powerpc and arm boards
involved. I have not tested NIOS since I don't have a toolchain for it
installed, so I expect some breakage there even though I've tried
fixing up everything I could find by visual inspection.
I have run-time tested this on AVR32 ATNGW100 using the atmel_spi and
DataFlash drivers posted as a follow-up. I'd like some help testing
other boards that use the existing SPI API.
But most of all, I'd like some comments on the new API. Is this stuff
usable for everyone? If not, why?
Changed in v4:
- Build fixes for various boards, drivers and commands
- Provide common struct spi_slave definition that can be extended by
drivers
- Pass a struct spi_slave * to spi_cs_activate and spi_cs_deactivate
- Make default bus and mode build-time configurable
- Override default SPI bus ID and mode on mx32ads and imx31_litekit.
Changed in v3:
- Add opaque struct spi_slave for controller-specific data associated
with a slave.
- Add spi_claim_bus() and spi_release_bus()
- Add spi_free_slave()
- spi_setup() is now called spi_setup_slave() and returns a
struct spi_slave
- soft_spi now supports four SPI modes (CPOL|CPHA)
- Add bus parameter to spi_setup_slave()
- Convert the new i.MX32 SPI driver
- Convert the new MC13783 RTC driver
Changed in v2:
- Convert the mpc8xxx_spi driver and the mpc8349emds board to the
new API.
Signed-off-by: Haavard Skinnemoen <hskinnemoen@atmel.com>
Tested-by: Guennadi Liakhovetski <lg@denx.de>
2008-05-16 09:10:31 +00:00
|
|
|
void spi_cs_deactivate(struct spi_slave *slave)
|
|
|
|
{
|
2008-10-16 13:01:15 +00:00
|
|
|
volatile gpio83xx_t *iopd = &((immap_t *)CONFIG_SYS_IMMR)->gpio[0];
|
2008-01-17 03:37:42 +00:00
|
|
|
|
SPI API improvements
This patch gets rid of the spi_chipsel table and adds a handful of new
functions that makes the SPI layer cleaner and more flexible.
Instead of the spi_chipsel table, each board that wants to use SPI
gets to implement three hooks:
* spi_cs_activate(): Activates the chipselect for a given slave
* spi_cs_deactivate(): Deactivates the chipselect for a given slave
* spi_cs_is_valid(): Determines if the given bus/chipselect
combination can be activated.
Not all drivers may need those extra functions however. If that's the
case, the board code may just leave them out (assuming they know what
the driver needs) or rely on the linker to strip them out (assuming
--gc-sections is being used.)
To set up communication parameters for a given slave, the driver needs
to call spi_setup_slave(). This returns a pointer to an opaque
spi_slave struct which must be passed as a parameter to subsequent SPI
calls. This struct can be freed by calling spi_free_slave(), but most
driver probably don't want to do this.
Before starting one or more SPI transfers, the driver must call
spi_claim_bus() to gain exclusive access to the SPI bus and initialize
the hardware. When all transfers are done, the driver must call
spi_release_bus() to make the bus available to others, and possibly
shut down the SPI controller hardware.
spi_xfer() behaves mostly the same as before, but it now takes a
spi_slave parameter instead of a spi_chipsel function pointer. It also
got a new parameter, flags, which is used to specify chip select
behaviour. This may be extended with other flags in the future.
This patch has been build-tested on all powerpc and arm boards
involved. I have not tested NIOS since I don't have a toolchain for it
installed, so I expect some breakage there even though I've tried
fixing up everything I could find by visual inspection.
I have run-time tested this on AVR32 ATNGW100 using the atmel_spi and
DataFlash drivers posted as a follow-up. I'd like some help testing
other boards that use the existing SPI API.
But most of all, I'd like some comments on the new API. Is this stuff
usable for everyone? If not, why?
Changed in v4:
- Build fixes for various boards, drivers and commands
- Provide common struct spi_slave definition that can be extended by
drivers
- Pass a struct spi_slave * to spi_cs_activate and spi_cs_deactivate
- Make default bus and mode build-time configurable
- Override default SPI bus ID and mode on mx32ads and imx31_litekit.
Changed in v3:
- Add opaque struct spi_slave for controller-specific data associated
with a slave.
- Add spi_claim_bus() and spi_release_bus()
- Add spi_free_slave()
- spi_setup() is now called spi_setup_slave() and returns a
struct spi_slave
- soft_spi now supports four SPI modes (CPOL|CPHA)
- Add bus parameter to spi_setup_slave()
- Convert the new i.MX32 SPI driver
- Convert the new MC13783 RTC driver
Changed in v2:
- Convert the mpc8xxx_spi driver and the mpc8349emds board to the
new API.
Signed-off-by: Haavard Skinnemoen <hskinnemoen@atmel.com>
Tested-by: Guennadi Liakhovetski <lg@denx.de>
2008-05-16 09:10:31 +00:00
|
|
|
iopd->dat |= SPI_CS_MASK;
|
|
|
|
}
|
2008-01-17 03:37:42 +00:00
|
|
|
#endif /* CONFIG_HARD_SPI */
|
|
|
|
|
2007-08-16 03:30:33 +00:00
|
|
|
#if defined(CONFIG_OF_BOARD_SETUP)
|
|
|
|
void ft_board_setup(void *blob, bd_t *bd)
|
2006-11-01 06:10:40 +00:00
|
|
|
{
|
2007-08-16 03:30:33 +00:00
|
|
|
ft_cpu_setup(blob, bd);
|
|
|
|
#ifdef CONFIG_PCI
|
|
|
|
ft_pci_setup(blob, bd);
|
|
|
|
#endif
|
2006-11-01 06:10:40 +00:00
|
|
|
}
|
|
|
|
#endif
|