2011-06-17 06:27:28 +00:00
|
|
|
/*
|
2012-08-31 08:30:00 +00:00
|
|
|
* NVIDIA Tegra20 GPIO handling.
|
2012-05-22 12:19:25 +00:00
|
|
|
* (C) Copyright 2010-2012
|
2011-06-17 06:27:28 +00:00
|
|
|
* NVIDIA Corporation <www.nvidia.com>
|
|
|
|
*
|
|
|
|
* See file CREDITS for list of people who contributed to this
|
|
|
|
* project.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU General Public License as
|
|
|
|
* published by the Free Software Foundation; either version 2 of
|
|
|
|
* the License, or (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, write to the Free Software
|
|
|
|
* Foundation, Inc., 59 Temple Place, Suite 330, Boston,
|
|
|
|
* MA 02111-1307 USA
|
|
|
|
*/
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Based on (mostly copied from) kw_gpio.c based Linux 2.6 kernel driver.
|
|
|
|
* Tom Warren (twarren@nvidia.com)
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
|
|
|
#include <asm/io.h>
|
|
|
|
#include <asm/bitops.h>
|
2012-09-19 22:50:56 +00:00
|
|
|
#include <asm/arch/tegra.h>
|
2011-06-17 06:27:28 +00:00
|
|
|
#include <asm/gpio.h>
|
|
|
|
|
|
|
|
enum {
|
2012-09-05 00:00:24 +00:00
|
|
|
TEGRA_CMD_INFO,
|
|
|
|
TEGRA_CMD_PORT,
|
|
|
|
TEGRA_CMD_OUTPUT,
|
|
|
|
TEGRA_CMD_INPUT,
|
2011-06-17 06:27:28 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
static struct gpio_names {
|
|
|
|
char name[GPIO_NAME_SIZE];
|
|
|
|
} gpio_names[MAX_NUM_GPIOS];
|
|
|
|
|
|
|
|
static char *get_name(int i)
|
|
|
|
{
|
|
|
|
return *gpio_names[i].name ? gpio_names[i].name : "UNKNOWN";
|
|
|
|
}
|
|
|
|
|
2011-11-11 21:55:36 +00:00
|
|
|
/* Return config of pin 'gpio' as GPIO (1) or SFPIO (0) */
|
|
|
|
static int get_config(unsigned gpio)
|
2011-06-17 06:27:28 +00:00
|
|
|
{
|
2011-11-11 21:55:36 +00:00
|
|
|
struct gpio_ctlr *ctlr = (struct gpio_ctlr *)NV_PA_GPIO_BASE;
|
|
|
|
struct gpio_ctlr_bank *bank = &ctlr->gpio_bank[GPIO_BANK(gpio)];
|
2011-06-17 06:27:28 +00:00
|
|
|
u32 u;
|
|
|
|
int type;
|
|
|
|
|
2011-11-11 21:55:36 +00:00
|
|
|
u = readl(&bank->gpio_config[GPIO_PORT(gpio)]);
|
|
|
|
type = (u >> GPIO_BIT(gpio)) & 1;
|
2011-06-17 06:27:28 +00:00
|
|
|
|
|
|
|
debug("get_config: port = %d, bit = %d is %s\n",
|
2011-11-11 21:55:36 +00:00
|
|
|
GPIO_FULLPORT(gpio), GPIO_BIT(gpio), type ? "GPIO" : "SFPIO");
|
2011-06-17 06:27:28 +00:00
|
|
|
|
|
|
|
return type;
|
|
|
|
}
|
|
|
|
|
2011-11-11 21:55:36 +00:00
|
|
|
/* Config pin 'gpio' as GPIO or SFPIO, based on 'type' */
|
|
|
|
static void set_config(unsigned gpio, int type)
|
2011-06-17 06:27:28 +00:00
|
|
|
{
|
2011-11-11 21:55:36 +00:00
|
|
|
struct gpio_ctlr *ctlr = (struct gpio_ctlr *)NV_PA_GPIO_BASE;
|
|
|
|
struct gpio_ctlr_bank *bank = &ctlr->gpio_bank[GPIO_BANK(gpio)];
|
2011-06-17 06:27:28 +00:00
|
|
|
u32 u;
|
|
|
|
|
|
|
|
debug("set_config: port = %d, bit = %d, %s\n",
|
2011-11-11 21:55:36 +00:00
|
|
|
GPIO_FULLPORT(gpio), GPIO_BIT(gpio), type ? "GPIO" : "SFPIO");
|
2011-06-17 06:27:28 +00:00
|
|
|
|
2011-11-11 21:55:36 +00:00
|
|
|
u = readl(&bank->gpio_config[GPIO_PORT(gpio)]);
|
2011-06-17 06:27:28 +00:00
|
|
|
if (type) /* GPIO */
|
2011-11-11 21:55:36 +00:00
|
|
|
u |= 1 << GPIO_BIT(gpio);
|
2011-06-17 06:27:28 +00:00
|
|
|
else
|
2011-11-11 21:55:36 +00:00
|
|
|
u &= ~(1 << GPIO_BIT(gpio));
|
|
|
|
writel(u, &bank->gpio_config[GPIO_PORT(gpio)]);
|
2011-06-17 06:27:28 +00:00
|
|
|
}
|
|
|
|
|
2011-11-11 21:55:36 +00:00
|
|
|
/* Return GPIO pin 'gpio' direction - 0 = input or 1 = output */
|
|
|
|
static int get_direction(unsigned gpio)
|
2011-06-17 06:27:28 +00:00
|
|
|
{
|
2011-11-11 21:55:36 +00:00
|
|
|
struct gpio_ctlr *ctlr = (struct gpio_ctlr *)NV_PA_GPIO_BASE;
|
|
|
|
struct gpio_ctlr_bank *bank = &ctlr->gpio_bank[GPIO_BANK(gpio)];
|
2011-06-17 06:27:28 +00:00
|
|
|
u32 u;
|
|
|
|
int dir;
|
|
|
|
|
2011-11-11 21:55:36 +00:00
|
|
|
u = readl(&bank->gpio_dir_out[GPIO_PORT(gpio)]);
|
|
|
|
dir = (u >> GPIO_BIT(gpio)) & 1;
|
2011-06-17 06:27:28 +00:00
|
|
|
|
|
|
|
debug("get_direction: port = %d, bit = %d, %s\n",
|
2011-11-11 21:55:36 +00:00
|
|
|
GPIO_FULLPORT(gpio), GPIO_BIT(gpio), dir ? "OUT" : "IN");
|
2011-06-17 06:27:28 +00:00
|
|
|
|
|
|
|
return dir;
|
|
|
|
}
|
|
|
|
|
2011-11-11 21:55:36 +00:00
|
|
|
/* Config GPIO pin 'gpio' as input or output (OE) as per 'output' */
|
|
|
|
static void set_direction(unsigned gpio, int output)
|
2011-06-17 06:27:28 +00:00
|
|
|
{
|
2011-11-11 21:55:36 +00:00
|
|
|
struct gpio_ctlr *ctlr = (struct gpio_ctlr *)NV_PA_GPIO_BASE;
|
|
|
|
struct gpio_ctlr_bank *bank = &ctlr->gpio_bank[GPIO_BANK(gpio)];
|
2011-06-17 06:27:28 +00:00
|
|
|
u32 u;
|
|
|
|
|
|
|
|
debug("set_direction: port = %d, bit = %d, %s\n",
|
2011-11-11 21:55:36 +00:00
|
|
|
GPIO_FULLPORT(gpio), GPIO_BIT(gpio), output ? "OUT" : "IN");
|
2011-06-17 06:27:28 +00:00
|
|
|
|
2011-11-11 21:55:36 +00:00
|
|
|
u = readl(&bank->gpio_dir_out[GPIO_PORT(gpio)]);
|
2011-06-17 06:27:28 +00:00
|
|
|
if (output)
|
2011-11-11 21:55:36 +00:00
|
|
|
u |= 1 << GPIO_BIT(gpio);
|
2011-06-17 06:27:28 +00:00
|
|
|
else
|
2011-11-11 21:55:36 +00:00
|
|
|
u &= ~(1 << GPIO_BIT(gpio));
|
|
|
|
writel(u, &bank->gpio_dir_out[GPIO_PORT(gpio)]);
|
2011-06-17 06:27:28 +00:00
|
|
|
}
|
|
|
|
|
2011-11-11 21:55:36 +00:00
|
|
|
/* set GPIO pin 'gpio' output bit as 0 or 1 as per 'high' */
|
|
|
|
static void set_level(unsigned gpio, int high)
|
2011-06-17 06:27:28 +00:00
|
|
|
{
|
2011-11-11 21:55:36 +00:00
|
|
|
struct gpio_ctlr *ctlr = (struct gpio_ctlr *)NV_PA_GPIO_BASE;
|
|
|
|
struct gpio_ctlr_bank *bank = &ctlr->gpio_bank[GPIO_BANK(gpio)];
|
2011-06-17 06:27:28 +00:00
|
|
|
u32 u;
|
|
|
|
|
|
|
|
debug("set_level: port = %d, bit %d == %d\n",
|
2011-11-11 21:55:36 +00:00
|
|
|
GPIO_FULLPORT(gpio), GPIO_BIT(gpio), high);
|
2011-06-17 06:27:28 +00:00
|
|
|
|
2011-11-11 21:55:36 +00:00
|
|
|
u = readl(&bank->gpio_out[GPIO_PORT(gpio)]);
|
2011-06-17 06:27:28 +00:00
|
|
|
if (high)
|
2011-11-11 21:55:36 +00:00
|
|
|
u |= 1 << GPIO_BIT(gpio);
|
2011-06-17 06:27:28 +00:00
|
|
|
else
|
2011-11-11 21:55:36 +00:00
|
|
|
u &= ~(1 << GPIO_BIT(gpio));
|
|
|
|
writel(u, &bank->gpio_out[GPIO_PORT(gpio)]);
|
2011-06-17 06:27:28 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Generic_GPIO primitives.
|
|
|
|
*/
|
|
|
|
|
2011-11-11 21:55:36 +00:00
|
|
|
int gpio_request(unsigned gpio, const char *label)
|
2011-06-17 06:27:28 +00:00
|
|
|
{
|
2011-11-11 21:55:36 +00:00
|
|
|
if (gpio >= MAX_NUM_GPIOS)
|
2011-06-17 06:27:28 +00:00
|
|
|
return -1;
|
|
|
|
|
2011-10-06 12:52:22 +00:00
|
|
|
if (label != NULL) {
|
2011-11-11 21:55:36 +00:00
|
|
|
strncpy(gpio_names[gpio].name, label, GPIO_NAME_SIZE);
|
|
|
|
gpio_names[gpio].name[GPIO_NAME_SIZE - 1] = '\0';
|
2011-10-06 12:52:22 +00:00
|
|
|
}
|
2011-06-17 06:27:28 +00:00
|
|
|
|
|
|
|
/* Configure as a GPIO */
|
2011-11-11 21:55:36 +00:00
|
|
|
set_config(gpio, 1);
|
2011-06-17 06:27:28 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2011-11-11 21:55:36 +00:00
|
|
|
int gpio_free(unsigned gpio)
|
2011-06-17 06:27:28 +00:00
|
|
|
{
|
2011-11-11 21:55:36 +00:00
|
|
|
if (gpio >= MAX_NUM_GPIOS)
|
|
|
|
return -1;
|
|
|
|
|
|
|
|
gpio_names[gpio].name[0] = '\0';
|
|
|
|
/* Do not configure as input or change pin mux here */
|
|
|
|
return 0;
|
2011-06-17 06:27:28 +00:00
|
|
|
}
|
|
|
|
|
2011-11-11 21:55:36 +00:00
|
|
|
/* read GPIO OUT value of pin 'gpio' */
|
|
|
|
static int gpio_get_output_value(unsigned gpio)
|
2011-06-17 06:27:28 +00:00
|
|
|
{
|
2011-11-11 21:55:36 +00:00
|
|
|
struct gpio_ctlr *ctlr = (struct gpio_ctlr *)NV_PA_GPIO_BASE;
|
|
|
|
struct gpio_ctlr_bank *bank = &ctlr->gpio_bank[GPIO_BANK(gpio)];
|
2011-06-17 06:27:28 +00:00
|
|
|
int val;
|
|
|
|
|
|
|
|
debug("gpio_get_output_value: pin = %d (port %d:bit %d)\n",
|
2011-11-11 21:55:36 +00:00
|
|
|
gpio, GPIO_FULLPORT(gpio), GPIO_BIT(gpio));
|
2011-06-17 06:27:28 +00:00
|
|
|
|
2011-11-11 21:55:36 +00:00
|
|
|
val = readl(&bank->gpio_out[GPIO_PORT(gpio)]);
|
2011-06-17 06:27:28 +00:00
|
|
|
|
2011-11-11 21:55:36 +00:00
|
|
|
return (val >> GPIO_BIT(gpio)) & 1;
|
2011-06-17 06:27:28 +00:00
|
|
|
}
|
|
|
|
|
2011-11-11 21:55:36 +00:00
|
|
|
/* set GPIO pin 'gpio' as an input */
|
|
|
|
int gpio_direction_input(unsigned gpio)
|
2011-06-17 06:27:28 +00:00
|
|
|
{
|
|
|
|
debug("gpio_direction_input: pin = %d (port %d:bit %d)\n",
|
2011-11-11 21:55:36 +00:00
|
|
|
gpio, GPIO_FULLPORT(gpio), GPIO_BIT(gpio));
|
2011-06-17 06:27:28 +00:00
|
|
|
|
|
|
|
/* Configure GPIO direction as input. */
|
2011-11-11 21:55:36 +00:00
|
|
|
set_direction(gpio, 0);
|
2011-06-17 06:27:28 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2011-11-11 21:55:36 +00:00
|
|
|
/* set GPIO pin 'gpio' as an output, with polarity 'value' */
|
|
|
|
int gpio_direction_output(unsigned gpio, int value)
|
2011-06-17 06:27:28 +00:00
|
|
|
{
|
|
|
|
debug("gpio_direction_output: pin = %d (port %d:bit %d) = %s\n",
|
2011-11-11 21:55:36 +00:00
|
|
|
gpio, GPIO_FULLPORT(gpio), GPIO_BIT(gpio),
|
|
|
|
value ? "HIGH" : "LOW");
|
2011-06-17 06:27:28 +00:00
|
|
|
|
|
|
|
/* Configure GPIO output value. */
|
2011-11-11 21:55:36 +00:00
|
|
|
set_level(gpio, value);
|
2011-06-17 06:27:28 +00:00
|
|
|
|
|
|
|
/* Configure GPIO direction as output. */
|
2011-11-11 21:55:36 +00:00
|
|
|
set_direction(gpio, 1);
|
2011-06-17 06:27:28 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2011-11-11 21:55:36 +00:00
|
|
|
/* read GPIO IN value of pin 'gpio' */
|
|
|
|
int gpio_get_value(unsigned gpio)
|
2011-06-17 06:27:28 +00:00
|
|
|
{
|
2011-11-11 21:55:36 +00:00
|
|
|
struct gpio_ctlr *ctlr = (struct gpio_ctlr *)NV_PA_GPIO_BASE;
|
|
|
|
struct gpio_ctlr_bank *bank = &ctlr->gpio_bank[GPIO_BANK(gpio)];
|
2011-06-17 06:27:28 +00:00
|
|
|
int val;
|
|
|
|
|
|
|
|
debug("gpio_get_value: pin = %d (port %d:bit %d)\n",
|
2011-11-11 21:55:36 +00:00
|
|
|
gpio, GPIO_FULLPORT(gpio), GPIO_BIT(gpio));
|
2011-06-17 06:27:28 +00:00
|
|
|
|
2011-11-11 21:55:36 +00:00
|
|
|
val = readl(&bank->gpio_in[GPIO_PORT(gpio)]);
|
2011-06-17 06:27:28 +00:00
|
|
|
|
2011-11-11 21:55:36 +00:00
|
|
|
return (val >> GPIO_BIT(gpio)) & 1;
|
2011-06-17 06:27:28 +00:00
|
|
|
}
|
|
|
|
|
2011-11-11 21:55:36 +00:00
|
|
|
/* write GPIO OUT value to pin 'gpio' */
|
|
|
|
int gpio_set_value(unsigned gpio, int value)
|
2011-06-17 06:27:28 +00:00
|
|
|
{
|
|
|
|
debug("gpio_set_value: pin = %d (port %d:bit %d), value = %d\n",
|
2011-11-11 21:55:36 +00:00
|
|
|
gpio, GPIO_FULLPORT(gpio), GPIO_BIT(gpio), value);
|
2011-06-17 06:27:28 +00:00
|
|
|
|
|
|
|
/* Configure GPIO output value. */
|
2011-11-11 21:55:36 +00:00
|
|
|
set_level(gpio, value);
|
|
|
|
|
|
|
|
return 0;
|
2011-06-17 06:27:28 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Display Tegra GPIO information
|
|
|
|
*/
|
|
|
|
void gpio_info(void)
|
|
|
|
{
|
2011-11-11 21:55:36 +00:00
|
|
|
unsigned c;
|
|
|
|
int type;
|
2011-06-17 06:27:28 +00:00
|
|
|
|
|
|
|
for (c = 0; c < MAX_NUM_GPIOS; c++) {
|
|
|
|
type = get_config(c); /* GPIO, not SFPIO */
|
|
|
|
if (type) {
|
|
|
|
printf("GPIO_%d:\t%s is an %s, ", c,
|
|
|
|
get_name(c),
|
|
|
|
get_direction(c) ? "OUTPUT" : "INPUT");
|
|
|
|
if (get_direction(c))
|
|
|
|
printf("value = %d", gpio_get_output_value(c));
|
|
|
|
else
|
|
|
|
printf("value = %d", gpio_get_value(c));
|
|
|
|
printf("\n");
|
|
|
|
} else
|
|
|
|
continue;
|
|
|
|
}
|
|
|
|
}
|