2018-04-16 03:35:33 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+ OR MIT
|
|
|
|
//
|
|
|
|
// Device Tree Source for UniPhier sLD8 SoC
|
|
|
|
//
|
|
|
|
// Copyright (C) 2015-2016 Socionext Inc.
|
|
|
|
// Author: Masahiro Yamada <yamada.masahiro@socionext.com>
|
2014-11-26 09:33:59 +00:00
|
|
|
|
2017-11-24 15:25:35 +00:00
|
|
|
#include <dt-bindings/gpio/uniphier-gpio.h>
|
2023-02-28 02:37:09 +00:00
|
|
|
#include <dt-bindings/interrupt-controller/arm-gic.h>
|
2017-11-24 15:25:35 +00:00
|
|
|
|
2014-11-26 09:33:59 +00:00
|
|
|
/ {
|
2016-10-07 07:43:00 +00:00
|
|
|
compatible = "socionext,uniphier-sld8";
|
2017-03-12 15:16:39 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
2014-11-26 09:33:59 +00:00
|
|
|
|
|
|
|
cpus {
|
|
|
|
#address-cells = <1>;
|
2014-12-05 15:03:23 +00:00
|
|
|
#size-cells = <0>;
|
2014-11-26 09:33:59 +00:00
|
|
|
|
|
|
|
cpu@0 {
|
|
|
|
device_type = "cpu";
|
|
|
|
compatible = "arm,cortex-a9";
|
|
|
|
reg = <0>;
|
2016-10-07 07:43:00 +00:00
|
|
|
enable-method = "psci";
|
2015-12-16 01:54:08 +00:00
|
|
|
next-level-cache = <&l2>;
|
2014-11-26 09:33:59 +00:00
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2016-12-05 09:31:39 +00:00
|
|
|
psci {
|
|
|
|
compatible = "arm,psci-0.2";
|
|
|
|
method = "smc";
|
|
|
|
};
|
|
|
|
|
2015-06-30 09:27:00 +00:00
|
|
|
clocks {
|
2016-12-05 09:31:39 +00:00
|
|
|
refclk: ref {
|
2015-06-30 09:27:00 +00:00
|
|
|
compatible = "fixed-clock";
|
2016-12-05 09:31:39 +00:00
|
|
|
#clock-cells = <0>;
|
|
|
|
clock-frequency = <25000000>;
|
2015-06-30 09:27:00 +00:00
|
|
|
};
|
2015-08-28 13:33:13 +00:00
|
|
|
|
2017-11-24 15:25:35 +00:00
|
|
|
arm_timer_clk: arm-timer {
|
2015-08-28 13:33:13 +00:00
|
|
|
#clock-cells = <0>;
|
|
|
|
compatible = "fixed-clock";
|
2016-12-05 09:31:39 +00:00
|
|
|
clock-frequency = <50000000>;
|
2015-08-28 13:33:13 +00:00
|
|
|
};
|
2015-06-30 09:27:00 +00:00
|
|
|
};
|
|
|
|
|
2016-12-05 09:31:39 +00:00
|
|
|
soc {
|
|
|
|
compatible = "simple-bus";
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges;
|
|
|
|
interrupt-parent = <&intc>;
|
|
|
|
|
2020-02-28 12:57:19 +00:00
|
|
|
l2: cache-controller@500c0000 {
|
2016-12-05 09:31:39 +00:00
|
|
|
compatible = "socionext,uniphier-system-cache";
|
|
|
|
reg = <0x500c0000 0x2000>, <0x503c0100 0x4>,
|
|
|
|
<0x506c0000 0x400>;
|
2023-02-28 02:37:09 +00:00
|
|
|
interrupts = <GIC_SPI 174 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 175 IRQ_TYPE_LEVEL_HIGH>;
|
2016-12-05 09:31:39 +00:00
|
|
|
cache-unified;
|
|
|
|
cache-size = <(256 * 1024)>;
|
|
|
|
cache-sets = <256>;
|
|
|
|
cache-line-size = <128>;
|
|
|
|
cache-level = <2>;
|
|
|
|
};
|
2015-12-16 01:54:08 +00:00
|
|
|
|
2018-12-19 11:03:21 +00:00
|
|
|
spi: spi@54006000 {
|
|
|
|
compatible = "socionext,uniphier-scssi";
|
|
|
|
status = "disabled";
|
|
|
|
reg = <0x54006000 0x100>;
|
2020-07-09 06:08:14 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2023-02-28 02:37:09 +00:00
|
|
|
interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
|
2018-12-19 11:03:21 +00:00
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_spi0>;
|
|
|
|
clocks = <&peri_clk 11>;
|
|
|
|
resets = <&peri_rst 11>;
|
|
|
|
};
|
|
|
|
|
2016-12-05 09:31:39 +00:00
|
|
|
serial0: serial@54006800 {
|
|
|
|
compatible = "socionext,uniphier-uart";
|
|
|
|
status = "disabled";
|
|
|
|
reg = <0x54006800 0x40>;
|
2023-02-28 02:37:09 +00:00
|
|
|
interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
|
2016-12-05 09:31:39 +00:00
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_uart0>;
|
|
|
|
clocks = <&peri_clk 0>;
|
2017-11-24 15:25:35 +00:00
|
|
|
resets = <&peri_rst 0>;
|
2016-12-05 09:31:39 +00:00
|
|
|
};
|
2016-02-16 08:03:51 +00:00
|
|
|
|
2016-12-05 09:31:39 +00:00
|
|
|
serial1: serial@54006900 {
|
|
|
|
compatible = "socionext,uniphier-uart";
|
|
|
|
status = "disabled";
|
|
|
|
reg = <0x54006900 0x40>;
|
2023-02-28 02:37:09 +00:00
|
|
|
interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
|
2016-12-05 09:31:39 +00:00
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_uart1>;
|
|
|
|
clocks = <&peri_clk 1>;
|
2017-11-24 15:25:35 +00:00
|
|
|
resets = <&peri_rst 1>;
|
2016-12-05 09:31:39 +00:00
|
|
|
};
|
2016-02-16 08:03:51 +00:00
|
|
|
|
2016-12-05 09:31:39 +00:00
|
|
|
serial2: serial@54006a00 {
|
|
|
|
compatible = "socionext,uniphier-uart";
|
|
|
|
status = "disabled";
|
|
|
|
reg = <0x54006a00 0x40>;
|
2023-02-28 02:37:09 +00:00
|
|
|
interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
|
2016-12-05 09:31:39 +00:00
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_uart2>;
|
|
|
|
clocks = <&peri_clk 2>;
|
2017-11-24 15:25:35 +00:00
|
|
|
resets = <&peri_rst 2>;
|
2016-12-05 09:31:39 +00:00
|
|
|
};
|
2016-02-16 08:03:51 +00:00
|
|
|
|
2016-12-05 09:31:39 +00:00
|
|
|
serial3: serial@54006b00 {
|
|
|
|
compatible = "socionext,uniphier-uart";
|
|
|
|
status = "disabled";
|
|
|
|
reg = <0x54006b00 0x40>;
|
2023-02-28 02:37:09 +00:00
|
|
|
interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
|
2016-12-05 09:31:39 +00:00
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_uart3>;
|
|
|
|
clocks = <&peri_clk 3>;
|
2017-11-24 15:25:35 +00:00
|
|
|
resets = <&peri_rst 3>;
|
2016-12-05 09:31:39 +00:00
|
|
|
};
|
2016-02-16 08:03:51 +00:00
|
|
|
|
2017-10-13 10:21:52 +00:00
|
|
|
gpio: gpio@55000000 {
|
2016-12-05 09:31:39 +00:00
|
|
|
compatible = "socionext,uniphier-gpio";
|
2017-10-13 10:21:52 +00:00
|
|
|
reg = <0x55000000 0x200>;
|
|
|
|
interrupt-parent = <&aidet>;
|
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <2>;
|
2016-12-05 09:31:39 +00:00
|
|
|
gpio-controller;
|
|
|
|
#gpio-cells = <2>;
|
2017-10-13 10:21:52 +00:00
|
|
|
gpio-ranges = <&pinctrl 0 0 0>,
|
|
|
|
<&pinctrl 104 0 0>,
|
|
|
|
<&pinctrl 112 0 0>;
|
|
|
|
gpio-ranges-group-names = "gpio_range0",
|
|
|
|
"gpio_range1",
|
|
|
|
"gpio_range2";
|
|
|
|
ngpios = <136>;
|
2017-11-24 15:25:35 +00:00
|
|
|
socionext,interrupt-ranges = <0 48 13>, <14 62 2>;
|
2016-12-05 09:31:39 +00:00
|
|
|
};
|
2014-11-26 09:34:01 +00:00
|
|
|
|
2016-12-05 09:31:39 +00:00
|
|
|
i2c0: i2c@58400000 {
|
|
|
|
compatible = "socionext,uniphier-i2c";
|
|
|
|
status = "disabled";
|
|
|
|
reg = <0x58400000 0x40>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2023-02-28 02:37:09 +00:00
|
|
|
interrupts = <GIC_SPI 41 IRQ_TYPE_EDGE_RISING>;
|
2016-12-05 09:31:39 +00:00
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_i2c0>;
|
|
|
|
clocks = <&peri_clk 4>;
|
2017-11-24 15:25:35 +00:00
|
|
|
resets = <&peri_rst 4>;
|
2016-12-05 09:31:39 +00:00
|
|
|
clock-frequency = <100000>;
|
|
|
|
};
|
2016-02-18 10:52:50 +00:00
|
|
|
|
2016-12-05 09:31:39 +00:00
|
|
|
i2c1: i2c@58480000 {
|
|
|
|
compatible = "socionext,uniphier-i2c";
|
|
|
|
status = "disabled";
|
|
|
|
reg = <0x58480000 0x40>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2023-02-28 02:37:09 +00:00
|
|
|
interrupts = <GIC_SPI 42 IRQ_TYPE_EDGE_RISING>;
|
2016-12-05 09:31:39 +00:00
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_i2c1>;
|
|
|
|
clocks = <&peri_clk 5>;
|
2017-11-24 15:25:35 +00:00
|
|
|
resets = <&peri_rst 5>;
|
2016-12-05 09:31:39 +00:00
|
|
|
clock-frequency = <100000>;
|
|
|
|
};
|
2016-02-18 10:52:50 +00:00
|
|
|
|
2016-12-05 09:31:39 +00:00
|
|
|
/* chip-internal connection for DMD */
|
|
|
|
i2c2: i2c@58500000 {
|
|
|
|
compatible = "socionext,uniphier-i2c";
|
|
|
|
reg = <0x58500000 0x40>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2023-02-28 02:37:09 +00:00
|
|
|
interrupts = <GIC_SPI 43 IRQ_TYPE_EDGE_RISING>;
|
2016-12-05 09:31:39 +00:00
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_i2c2>;
|
|
|
|
clocks = <&peri_clk 6>;
|
2017-11-24 15:25:35 +00:00
|
|
|
resets = <&peri_rst 6>;
|
2016-12-05 09:31:39 +00:00
|
|
|
clock-frequency = <400000>;
|
|
|
|
};
|
2014-11-26 09:34:01 +00:00
|
|
|
|
2016-12-05 09:31:39 +00:00
|
|
|
i2c3: i2c@58580000 {
|
|
|
|
compatible = "socionext,uniphier-i2c";
|
|
|
|
status = "disabled";
|
|
|
|
reg = <0x58580000 0x40>;
|
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
2023-02-28 02:37:09 +00:00
|
|
|
interrupts = <GIC_SPI 44 IRQ_TYPE_EDGE_RISING>;
|
2016-12-05 09:31:39 +00:00
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_i2c3>;
|
|
|
|
clocks = <&peri_clk 7>;
|
2017-11-24 15:25:35 +00:00
|
|
|
resets = <&peri_rst 7>;
|
2016-12-05 09:31:39 +00:00
|
|
|
clock-frequency = <100000>;
|
|
|
|
};
|
2015-08-28 13:33:13 +00:00
|
|
|
|
2016-12-05 09:31:39 +00:00
|
|
|
system_bus: system-bus@58c00000 {
|
|
|
|
compatible = "socionext,uniphier-system-bus";
|
|
|
|
status = "disabled";
|
|
|
|
reg = <0x58c00000 0x400>;
|
|
|
|
#address-cells = <2>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_system_bus>;
|
|
|
|
};
|
2016-06-29 10:39:02 +00:00
|
|
|
|
2017-05-15 05:23:46 +00:00
|
|
|
smpctrl@59801000 {
|
2016-12-05 09:31:39 +00:00
|
|
|
compatible = "socionext,uniphier-smpctrl";
|
|
|
|
reg = <0x59801000 0x400>;
|
|
|
|
};
|
2014-12-05 15:03:23 +00:00
|
|
|
|
2023-02-28 02:37:09 +00:00
|
|
|
mioctrl: syscon@59810000 {
|
2016-12-05 09:31:39 +00:00
|
|
|
compatible = "socionext,uniphier-sld8-mioctrl",
|
|
|
|
"simple-mfd", "syscon";
|
|
|
|
reg = <0x59810000 0x800>;
|
2016-02-02 12:11:33 +00:00
|
|
|
|
2023-02-28 02:37:09 +00:00
|
|
|
mio_clk: clock-controller {
|
2016-12-05 09:31:39 +00:00
|
|
|
compatible = "socionext,uniphier-sld8-mio-clock";
|
|
|
|
#clock-cells = <1>;
|
|
|
|
};
|
2015-06-30 09:27:00 +00:00
|
|
|
|
2023-02-28 02:37:09 +00:00
|
|
|
mio_rst: reset-controller {
|
2016-12-05 09:31:39 +00:00
|
|
|
compatible = "socionext,uniphier-sld8-mio-reset";
|
|
|
|
#reset-cells = <1>;
|
|
|
|
};
|
|
|
|
};
|
2015-06-30 09:27:00 +00:00
|
|
|
|
2023-02-28 02:37:09 +00:00
|
|
|
syscon@59820000 {
|
2016-12-05 09:31:39 +00:00
|
|
|
compatible = "socionext,uniphier-sld8-perictrl",
|
|
|
|
"simple-mfd", "syscon";
|
|
|
|
reg = <0x59820000 0x200>;
|
2015-06-30 09:27:00 +00:00
|
|
|
|
2023-02-28 02:37:09 +00:00
|
|
|
peri_clk: clock-controller {
|
2016-12-05 09:31:39 +00:00
|
|
|
compatible = "socionext,uniphier-sld8-peri-clock";
|
|
|
|
#clock-cells = <1>;
|
|
|
|
};
|
2015-08-28 13:33:13 +00:00
|
|
|
|
2023-02-28 02:37:09 +00:00
|
|
|
peri_rst: reset-controller {
|
2016-12-05 09:31:39 +00:00
|
|
|
compatible = "socionext,uniphier-sld8-peri-reset";
|
|
|
|
#reset-cells = <1>;
|
|
|
|
};
|
|
|
|
};
|
2016-09-21 22:42:23 +00:00
|
|
|
|
2019-04-12 09:55:50 +00:00
|
|
|
dmac: dma-controller@5a000000 {
|
|
|
|
compatible = "socionext,uniphier-mio-dmac";
|
|
|
|
reg = <0x5a000000 0x1000>;
|
2023-02-28 02:37:09 +00:00
|
|
|
interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>,
|
|
|
|
<GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
|
2019-04-12 09:55:50 +00:00
|
|
|
clocks = <&mio_clk 7>;
|
|
|
|
resets = <&mio_rst 7>;
|
|
|
|
#dma-cells = <1>;
|
|
|
|
};
|
|
|
|
|
2020-02-28 12:57:19 +00:00
|
|
|
sd: mmc@5a400000 {
|
2018-09-10 03:58:35 +00:00
|
|
|
compatible = "socionext,uniphier-sd-v2.91";
|
2016-12-05 09:31:39 +00:00
|
|
|
status = "disabled";
|
|
|
|
reg = <0x5a400000 0x200>;
|
2023-02-28 02:37:09 +00:00
|
|
|
interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
|
2018-09-10 03:58:35 +00:00
|
|
|
pinctrl-names = "default", "uhs";
|
2016-12-05 09:31:39 +00:00
|
|
|
pinctrl-0 = <&pinctrl_sd>;
|
2018-09-10 03:58:35 +00:00
|
|
|
pinctrl-1 = <&pinctrl_sd_uhs>;
|
2016-12-05 09:31:39 +00:00
|
|
|
clocks = <&mio_clk 0>;
|
|
|
|
reset-names = "host", "bridge";
|
|
|
|
resets = <&mio_rst 0>, <&mio_rst 3>;
|
2019-04-12 09:55:50 +00:00
|
|
|
dma-names = "rx-tx";
|
|
|
|
dmas = <&dmac 4>;
|
2016-12-05 09:31:39 +00:00
|
|
|
bus-width = <4>;
|
|
|
|
cap-sd-highspeed;
|
|
|
|
sd-uhs-sdr12;
|
|
|
|
sd-uhs-sdr25;
|
|
|
|
sd-uhs-sdr50;
|
2023-02-28 02:37:09 +00:00
|
|
|
socionext,syscon-uhs-mode = <&mioctrl 0>;
|
2016-12-05 09:31:39 +00:00
|
|
|
};
|
2016-09-21 22:42:23 +00:00
|
|
|
|
2020-02-28 12:57:19 +00:00
|
|
|
emmc: mmc@5a500000 {
|
2018-09-10 03:58:35 +00:00
|
|
|
compatible = "socionext,uniphier-sd-v2.91";
|
2016-12-05 09:31:39 +00:00
|
|
|
status = "disabled";
|
|
|
|
reg = <0x5a500000 0x200>;
|
2023-02-28 02:37:09 +00:00
|
|
|
interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
|
2018-09-10 03:58:32 +00:00
|
|
|
pinctrl-names = "default";
|
2016-12-05 09:31:39 +00:00
|
|
|
pinctrl-0 = <&pinctrl_emmc>;
|
|
|
|
clocks = <&mio_clk 1>;
|
2018-09-10 03:58:35 +00:00
|
|
|
reset-names = "host", "bridge", "hw";
|
|
|
|
resets = <&mio_rst 1>, <&mio_rst 4>, <&mio_rst 6>;
|
2019-04-12 09:55:50 +00:00
|
|
|
dma-names = "rx-tx";
|
|
|
|
dmas = <&dmac 6>;
|
2016-12-05 09:31:39 +00:00
|
|
|
bus-width = <8>;
|
|
|
|
cap-mmc-highspeed;
|
|
|
|
cap-mmc-hw-reset;
|
2018-09-10 03:58:35 +00:00
|
|
|
non-removable;
|
2016-12-05 09:31:39 +00:00
|
|
|
};
|
2016-02-02 12:11:36 +00:00
|
|
|
|
2016-12-05 09:31:39 +00:00
|
|
|
usb0: usb@5a800100 {
|
|
|
|
compatible = "socionext,uniphier-ehci", "generic-ehci";
|
|
|
|
status = "disabled";
|
|
|
|
reg = <0x5a800100 0x100>;
|
2023-02-28 02:37:09 +00:00
|
|
|
interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
|
2016-12-05 09:31:39 +00:00
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_usb0>;
|
2017-11-24 15:25:35 +00:00
|
|
|
clocks = <&sys_clk 8>, <&mio_clk 7>, <&mio_clk 8>,
|
|
|
|
<&mio_clk 12>;
|
2016-12-05 09:31:39 +00:00
|
|
|
resets = <&sys_rst 8>, <&mio_rst 7>, <&mio_rst 8>,
|
|
|
|
<&mio_rst 12>;
|
2018-03-15 02:43:03 +00:00
|
|
|
has-transaction-translator;
|
2016-12-05 09:31:39 +00:00
|
|
|
};
|
2016-02-02 12:11:35 +00:00
|
|
|
|
2016-12-05 09:31:39 +00:00
|
|
|
usb1: usb@5a810100 {
|
|
|
|
compatible = "socionext,uniphier-ehci", "generic-ehci";
|
|
|
|
status = "disabled";
|
|
|
|
reg = <0x5a810100 0x100>;
|
2023-02-28 02:37:09 +00:00
|
|
|
interrupts = <GIC_SPI 81 IRQ_TYPE_LEVEL_HIGH>;
|
2016-12-05 09:31:39 +00:00
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_usb1>;
|
2017-11-24 15:25:35 +00:00
|
|
|
clocks = <&sys_clk 8>, <&mio_clk 7>, <&mio_clk 9>,
|
|
|
|
<&mio_clk 13>;
|
2016-12-05 09:31:39 +00:00
|
|
|
resets = <&sys_rst 8>, <&mio_rst 7>, <&mio_rst 9>,
|
|
|
|
<&mio_rst 13>;
|
2018-03-15 02:43:03 +00:00
|
|
|
has-transaction-translator;
|
2016-12-05 09:31:39 +00:00
|
|
|
};
|
2016-02-02 12:11:34 +00:00
|
|
|
|
2016-12-05 09:31:39 +00:00
|
|
|
usb2: usb@5a820100 {
|
|
|
|
compatible = "socionext,uniphier-ehci", "generic-ehci";
|
|
|
|
status = "disabled";
|
|
|
|
reg = <0x5a820100 0x100>;
|
2023-02-28 02:37:09 +00:00
|
|
|
interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
|
2016-12-05 09:31:39 +00:00
|
|
|
pinctrl-names = "default";
|
|
|
|
pinctrl-0 = <&pinctrl_usb2>;
|
2017-11-24 15:25:35 +00:00
|
|
|
clocks = <&sys_clk 8>, <&mio_clk 7>, <&mio_clk 10>,
|
|
|
|
<&mio_clk 14>;
|
2016-12-05 09:31:39 +00:00
|
|
|
resets = <&sys_rst 8>, <&mio_rst 7>, <&mio_rst 10>,
|
|
|
|
<&mio_rst 14>;
|
2018-03-15 02:43:03 +00:00
|
|
|
has-transaction-translator;
|
2016-12-05 09:31:39 +00:00
|
|
|
};
|
|
|
|
|
2023-02-28 02:37:09 +00:00
|
|
|
syscon@5f800000 {
|
2016-12-05 09:31:39 +00:00
|
|
|
compatible = "socionext,uniphier-sld8-soc-glue",
|
|
|
|
"simple-mfd", "syscon";
|
|
|
|
reg = <0x5f800000 0x2000>;
|
|
|
|
|
|
|
|
pinctrl: pinctrl {
|
|
|
|
compatible = "socionext,uniphier-sld8-pinctrl";
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2023-02-28 02:37:09 +00:00
|
|
|
syscon@5f900000 {
|
2018-03-15 02:43:03 +00:00
|
|
|
compatible = "socionext,uniphier-sld8-soc-glue-debug",
|
2023-02-28 02:37:09 +00:00
|
|
|
"simple-mfd", "syscon";
|
|
|
|
reg = <0x5f900000 0x2000>;
|
2018-03-15 02:43:03 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <1>;
|
|
|
|
ranges = <0 0x5f900000 0x2000>;
|
|
|
|
|
|
|
|
efuse@100 {
|
|
|
|
compatible = "socionext,uniphier-efuse";
|
|
|
|
reg = <0x100 0x28>;
|
|
|
|
};
|
|
|
|
|
|
|
|
efuse@200 {
|
|
|
|
compatible = "socionext,uniphier-efuse";
|
|
|
|
reg = <0x200 0x14>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2016-12-05 09:31:39 +00:00
|
|
|
timer@60000200 {
|
|
|
|
compatible = "arm,cortex-a9-global-timer";
|
|
|
|
reg = <0x60000200 0x20>;
|
2023-02-28 02:37:09 +00:00
|
|
|
interrupts = <GIC_PPI 11
|
|
|
|
(GIC_CPU_MASK_RAW(1) | IRQ_TYPE_LEVEL_HIGH)>;
|
2016-12-05 09:31:39 +00:00
|
|
|
clocks = <&arm_timer_clk>;
|
|
|
|
};
|
2016-09-21 22:42:23 +00:00
|
|
|
|
2016-12-05 09:31:39 +00:00
|
|
|
timer@60000600 {
|
|
|
|
compatible = "arm,cortex-a9-twd-timer";
|
|
|
|
reg = <0x60000600 0x20>;
|
2023-02-28 02:37:09 +00:00
|
|
|
interrupts = <GIC_PPI 13
|
|
|
|
(GIC_CPU_MASK_RAW(1) | IRQ_TYPE_LEVEL_HIGH)>;
|
2016-12-05 09:31:39 +00:00
|
|
|
clocks = <&arm_timer_clk>;
|
|
|
|
};
|
|
|
|
|
|
|
|
intc: interrupt-controller@60001000 {
|
|
|
|
compatible = "arm,cortex-a9-gic";
|
|
|
|
reg = <0x60001000 0x1000>,
|
|
|
|
<0x60000100 0x100>;
|
|
|
|
#interrupt-cells = <3>;
|
|
|
|
interrupt-controller;
|
|
|
|
};
|
|
|
|
|
2020-02-28 12:57:19 +00:00
|
|
|
aidet: interrupt-controller@61830000 {
|
2017-08-29 03:20:52 +00:00
|
|
|
compatible = "socionext,uniphier-sld8-aidet";
|
2016-12-05 09:31:39 +00:00
|
|
|
reg = <0x61830000 0x200>;
|
2017-08-29 03:20:52 +00:00
|
|
|
interrupt-controller;
|
|
|
|
#interrupt-cells = <2>;
|
2016-12-05 09:31:39 +00:00
|
|
|
};
|
|
|
|
|
2023-02-28 02:37:09 +00:00
|
|
|
syscon@61840000 {
|
2016-12-05 09:31:39 +00:00
|
|
|
compatible = "socionext,uniphier-sld8-sysctrl",
|
|
|
|
"simple-mfd", "syscon";
|
|
|
|
reg = <0x61840000 0x10000>;
|
|
|
|
|
2023-02-28 02:37:09 +00:00
|
|
|
sys_clk: clock-controller {
|
2016-12-05 09:31:39 +00:00
|
|
|
compatible = "socionext,uniphier-sld8-clock";
|
|
|
|
#clock-cells = <1>;
|
|
|
|
};
|
|
|
|
|
2023-02-28 02:37:09 +00:00
|
|
|
sys_rst: reset-controller {
|
2016-12-05 09:31:39 +00:00
|
|
|
compatible = "socionext,uniphier-sld8-reset";
|
|
|
|
#reset-cells = <1>;
|
|
|
|
};
|
|
|
|
};
|
|
|
|
|
2020-02-28 12:57:19 +00:00
|
|
|
nand: nand-controller@68000000 {
|
2017-05-15 05:23:46 +00:00
|
|
|
compatible = "socionext,uniphier-denali-nand-v5a";
|
2016-12-05 09:31:39 +00:00
|
|
|
status = "disabled";
|
|
|
|
reg-names = "nand_data", "denali_reg";
|
|
|
|
reg = <0x68000000 0x20>, <0x68100000 0x1000>;
|
2023-02-28 02:37:09 +00:00
|
|
|
#address-cells = <1>;
|
|
|
|
#size-cells = <0>;
|
|
|
|
interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
|
2016-12-05 09:31:39 +00:00
|
|
|
pinctrl-names = "default";
|
2017-08-29 03:20:52 +00:00
|
|
|
pinctrl-0 = <&pinctrl_nand2cs>;
|
2018-12-19 11:03:21 +00:00
|
|
|
clock-names = "nand", "nand_x", "ecc";
|
|
|
|
clocks = <&sys_clk 2>, <&sys_clk 3>, <&sys_clk 3>;
|
2020-02-28 12:57:20 +00:00
|
|
|
reset-names = "nand", "reg";
|
|
|
|
resets = <&sys_rst 2>, <&sys_rst 2>;
|
2016-12-05 09:31:39 +00:00
|
|
|
};
|
|
|
|
};
|
2016-02-02 12:11:34 +00:00
|
|
|
};
|
2016-12-05 09:31:39 +00:00
|
|
|
|
2017-08-29 03:20:52 +00:00
|
|
|
#include "uniphier-pinctrl.dtsi"
|