2018-05-06 21:58:06 +00:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0+ */
|
2007-08-16 20:05:11 +00:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2003 Josef Baumgartner <josef.baumgartner@telex.de>
|
|
|
|
* Based on code from Bernhard Kuhn <bkuhn@metrowerks.com>
|
|
|
|
*
|
2012-10-18 19:25:51 +00:00
|
|
|
* Copyright 2010-2012 Freescale Semiconductor, Inc.
|
|
|
|
* TsiChung Liew (Tsi-Chung.Liew@freescale.com)
|
2007-08-16 20:05:11 +00:00
|
|
|
*/
|
|
|
|
|
2012-10-18 19:25:51 +00:00
|
|
|
#include <common.h>
|
2010-10-26 12:34:52 +00:00
|
|
|
#include <asm-offsets.h>
|
2007-08-16 20:05:11 +00:00
|
|
|
#include <config.h>
|
2010-03-12 04:12:53 +00:00
|
|
|
#include <asm/cache.h>
|
2007-08-16 20:05:11 +00:00
|
|
|
|
|
|
|
#define _START _start
|
|
|
|
#define _FAULT _fault
|
|
|
|
|
|
|
|
#define SAVE_ALL \
|
|
|
|
move.w #0x2700,%sr; /* disable intrs */ \
|
|
|
|
subl #60,%sp; /* space for 15 regs */ \
|
|
|
|
moveml %d0-%d7/%a0-%a6,%sp@;
|
|
|
|
|
|
|
|
#define RESTORE_ALL \
|
|
|
|
moveml %sp@,%d0-%d7/%a0-%a6; \
|
|
|
|
addl #60,%sp; /* space for 15 regs */ \
|
|
|
|
rte;
|
|
|
|
|
2012-10-18 19:25:51 +00:00
|
|
|
#if defined(CONFIG_SERIAL_BOOT)
|
2022-10-21 00:22:39 +00:00
|
|
|
#define ASM_DRAMINIT (asm_dram_init - CONFIG_TEXT_BASE + \
|
2022-11-16 18:10:41 +00:00
|
|
|
CFG_SYS_INIT_RAM_ADDR)
|
2022-10-21 00:22:39 +00:00
|
|
|
#define ASM_DRAMINIT_N (asm_dram_init - CONFIG_TEXT_BASE)
|
|
|
|
#define ASM_SBF_IMG_HDR (asm_sbf_img_hdr - CONFIG_TEXT_BASE + \
|
2022-11-16 18:10:41 +00:00
|
|
|
CFG_SYS_INIT_RAM_ADDR)
|
2008-07-24 01:38:53 +00:00
|
|
|
#endif
|
|
|
|
|
2007-08-16 20:05:11 +00:00
|
|
|
.text
|
2008-07-24 01:38:53 +00:00
|
|
|
|
2007-08-16 20:05:11 +00:00
|
|
|
/*
|
2016-05-21 22:14:29 +00:00
|
|
|
* Vector table. This is used for initial platform startup.
|
|
|
|
* These vectors are to catch any un-intended traps.
|
2007-08-16 20:05:11 +00:00
|
|
|
*/
|
|
|
|
_vectors:
|
2012-10-18 19:25:51 +00:00
|
|
|
#if defined(CONFIG_SERIAL_BOOT)
|
2008-07-24 01:38:53 +00:00
|
|
|
|
2016-05-21 22:14:29 +00:00
|
|
|
INITSP: .long 0 /* Initial SP */
|
2012-10-18 19:25:51 +00:00
|
|
|
#ifdef CONFIG_CF_SBF
|
2021-09-27 15:42:39 +00:00
|
|
|
INITPC: .long ASM_DRAMINIT /* Initial PC */
|
2012-10-18 19:25:51 +00:00
|
|
|
#endif
|
|
|
|
#ifdef CONFIG_SYS_NAND_BOOT
|
2021-09-27 15:42:39 +00:00
|
|
|
INITPC: .long ASM_DRAMINIT_N /* Initial PC */
|
2012-10-18 19:25:51 +00:00
|
|
|
#endif
|
2008-07-24 01:38:53 +00:00
|
|
|
|
|
|
|
#else
|
|
|
|
|
2016-05-21 22:14:29 +00:00
|
|
|
INITSP: .long 0 /* Initial SP */
|
2021-09-27 15:42:39 +00:00
|
|
|
INITPC: .long _START /* Initial PC */
|
2008-07-24 01:38:53 +00:00
|
|
|
|
|
|
|
#endif
|
2007-08-16 20:05:11 +00:00
|
|
|
|
2016-05-21 22:14:29 +00:00
|
|
|
vector02_0F:
|
|
|
|
.long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
|
|
|
|
.long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
|
2007-08-16 20:05:11 +00:00
|
|
|
|
|
|
|
/* Reserved */
|
|
|
|
vector10_17:
|
|
|
|
.long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
|
|
|
|
|
2016-05-21 22:14:29 +00:00
|
|
|
vector18_1F:
|
|
|
|
.long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
|
2007-08-16 20:05:11 +00:00
|
|
|
|
2012-10-18 19:25:51 +00:00
|
|
|
#if !defined(CONFIG_SERIAL_BOOT)
|
2008-07-24 01:38:53 +00:00
|
|
|
|
2007-08-16 20:05:11 +00:00
|
|
|
/* TRAP #0 - #15 */
|
|
|
|
vector20_2F:
|
|
|
|
.long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
|
|
|
|
.long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
|
|
|
|
|
|
|
|
/* Reserved */
|
|
|
|
vector30_3F:
|
|
|
|
.long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
|
|
|
|
.long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
|
|
|
|
|
|
|
|
vector64_127:
|
|
|
|
.long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
|
|
|
|
.long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
|
|
|
|
.long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
|
|
|
|
.long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
|
|
|
|
.long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
|
|
|
|
.long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
|
|
|
|
.long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
|
|
|
|
.long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
|
|
|
|
|
|
|
|
vector128_191:
|
|
|
|
.long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
|
|
|
|
.long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
|
|
|
|
.long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
|
|
|
|
.long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
|
|
|
|
.long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
|
|
|
|
.long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
|
|
|
|
.long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
|
|
|
|
.long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
|
|
|
|
|
|
|
|
vector192_255:
|
|
|
|
.long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
|
|
|
|
.long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
|
|
|
|
.long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
|
|
|
|
.long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
|
|
|
|
.long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
|
|
|
|
.long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
|
|
|
|
.long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
|
|
|
|
.long _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT, _FAULT
|
2008-07-24 01:38:53 +00:00
|
|
|
#endif
|
2007-08-16 20:05:11 +00:00
|
|
|
|
2012-10-18 19:25:51 +00:00
|
|
|
#if defined(CONFIG_SERIAL_BOOT)
|
2008-07-24 01:38:53 +00:00
|
|
|
/* Image header: chksum 4 bytes, len 4 bytes, img dest 4 bytes */
|
|
|
|
asm_sbf_img_hdr:
|
2016-05-21 22:14:29 +00:00
|
|
|
.long 0x00000000 /* checksum, not yet implemented */
|
|
|
|
.long 0x00040000 /* image length */
|
2022-10-21 00:22:39 +00:00
|
|
|
.long CONFIG_TEXT_BASE /* image to be relocated at */
|
2008-07-24 01:38:53 +00:00
|
|
|
|
|
|
|
asm_dram_init:
|
2016-05-21 22:14:29 +00:00
|
|
|
move.w #0x2700,%sr /* Mask off Interrupt */
|
2009-06-11 15:39:57 +00:00
|
|
|
|
2012-10-18 19:25:51 +00:00
|
|
|
#ifdef CONFIG_SYS_NAND_BOOT
|
|
|
|
/* for assembly stack */
|
2022-11-16 18:10:41 +00:00
|
|
|
move.l #(CFG_SYS_INIT_RAM_ADDR + CFG_SYS_INIT_RAM_CTRL), %d0
|
2012-10-18 19:25:51 +00:00
|
|
|
movec %d0, %RAMBAR1
|
|
|
|
|
2022-11-16 18:10:41 +00:00
|
|
|
move.l #(CFG_SYS_INIT_RAM_ADDR + CFG_SYS_INIT_SP_OFFSET), %sp
|
2016-05-21 22:14:29 +00:00
|
|
|
clr.l %sp@-
|
2012-10-18 19:25:51 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifdef CONFIG_CF_SBF
|
2022-11-16 18:10:41 +00:00
|
|
|
move.l #CFG_SYS_INIT_RAM_ADDR, %d0
|
2009-06-11 15:39:57 +00:00
|
|
|
movec %d0, %VBR
|
|
|
|
|
2022-11-16 18:10:41 +00:00
|
|
|
move.l #(CFG_SYS_INIT_RAM_ADDR + CFG_SYS_INIT_RAM_CTRL), %d0
|
2009-06-11 15:39:57 +00:00
|
|
|
movec %d0, %RAMBAR1
|
|
|
|
|
|
|
|
/* initialize general use internal ram */
|
2016-05-21 22:14:29 +00:00
|
|
|
move.l #0, %d0
|
|
|
|
move.l #(ICACHE_STATUS), %a1 /* icache */
|
|
|
|
move.l #(DCACHE_STATUS), %a2 /* dcache */
|
|
|
|
move.l %d0, (%a1)
|
|
|
|
move.l %d0, (%a2)
|
2009-06-11 15:39:57 +00:00
|
|
|
|
|
|
|
/* invalidate and disable cache */
|
2022-11-16 18:10:41 +00:00
|
|
|
move.l #(CFG_SYS_ICACHE_INV + CFG_SYS_DCACHE_INV), %d0
|
2009-06-11 15:39:57 +00:00
|
|
|
movec %d0, %CACR /* Invalidate cache */
|
|
|
|
move.l #0, %d0
|
|
|
|
movec %d0, %ACR0
|
|
|
|
movec %d0, %ACR1
|
|
|
|
movec %d0, %ACR2
|
|
|
|
movec %d0, %ACR3
|
|
|
|
|
2022-11-16 18:10:41 +00:00
|
|
|
move.l #(CFG_SYS_INIT_RAM_ADDR + CFG_SYS_INIT_SP_OFFSET), %sp
|
2016-05-21 22:14:29 +00:00
|
|
|
clr.l %sp@-
|
2008-07-24 01:38:53 +00:00
|
|
|
|
2022-11-16 18:10:41 +00:00
|
|
|
#ifdef CFG_SYS_CS0_BASE
|
2008-07-24 01:38:53 +00:00
|
|
|
/* Must disable global address */
|
|
|
|
move.l #0xFC008000, %a1
|
2022-11-16 18:10:41 +00:00
|
|
|
move.l #(CFG_SYS_CS0_BASE), (%a1)
|
2008-07-24 01:38:53 +00:00
|
|
|
move.l #0xFC008008, %a1
|
2022-11-16 18:10:41 +00:00
|
|
|
move.l #(CFG_SYS_CS0_CTRL), (%a1)
|
2008-07-24 01:38:53 +00:00
|
|
|
move.l #0xFC008004, %a1
|
2022-11-16 18:10:41 +00:00
|
|
|
move.l #(CFG_SYS_CS0_MASK), (%a1)
|
2017-05-14 22:17:48 +00:00
|
|
|
#endif
|
2016-05-21 22:14:29 +00:00
|
|
|
#endif /* CONFIG_CF_SBF */
|
2012-10-18 19:25:51 +00:00
|
|
|
|
|
|
|
#ifdef CONFIG_MCF5441x
|
|
|
|
/* TC: enable all peripherals,
|
|
|
|
in the future only enable certain peripherals */
|
|
|
|
move.l #0xFC04002D, %a1
|
2008-07-24 01:38:53 +00:00
|
|
|
|
2012-10-18 19:25:51 +00:00
|
|
|
#if defined(CONFIG_CF_SBF)
|
2016-05-21 22:14:29 +00:00
|
|
|
move.b #23, (%a1) /* dspi */
|
2012-10-18 19:25:51 +00:00
|
|
|
#endif
|
2017-05-14 19:42:27 +00:00
|
|
|
#endif /* CONFIG_MCF5441x */
|
2012-10-18 19:25:51 +00:00
|
|
|
|
2017-05-14 19:42:27 +00:00
|
|
|
/* mandatory board level ddr-sdram init,
|
|
|
|
* for both 5441x and 5445x
|
|
|
|
*/
|
|
|
|
bsr sbf_dram_init
|
2009-06-11 15:39:57 +00:00
|
|
|
|
2012-10-18 19:25:51 +00:00
|
|
|
#ifdef CONFIG_CF_SBF
|
2008-07-24 01:38:53 +00:00
|
|
|
/*
|
|
|
|
* DSPI Initialization
|
|
|
|
* a0 - general, sram - 0x80008000 - 32, see M54455EVB.h
|
|
|
|
* a1 - dspi status
|
|
|
|
* a2 - dtfr
|
|
|
|
* a3 - drfr
|
|
|
|
* a4 - Dst addr
|
|
|
|
*/
|
|
|
|
/* Enable pins for DSPI mode - chip-selects are enabled later */
|
2009-06-11 15:39:57 +00:00
|
|
|
asm_dspi_init:
|
2012-10-18 19:25:51 +00:00
|
|
|
#ifdef CONFIG_MCF5441x
|
|
|
|
move.l #0xEC09404E, %a1
|
|
|
|
move.l #0xEC09404F, %a2
|
|
|
|
move.b #0xFF, (%a1)
|
|
|
|
move.b #0x80, (%a2)
|
|
|
|
#endif
|
|
|
|
|
2008-07-24 01:38:53 +00:00
|
|
|
/* Configure DSPI module */
|
|
|
|
move.l #0xFC05C000, %a0
|
|
|
|
move.l #0x80FF0C00, (%a0) /* Master, clear TX/RX FIFO */
|
|
|
|
|
|
|
|
move.l #0xFC05C00C, %a0
|
2012-10-18 19:25:51 +00:00
|
|
|
#ifdef CONFIG_MCF5441x
|
|
|
|
move.l #0x3E000016, (%a0)
|
|
|
|
#endif
|
2008-07-24 01:38:53 +00:00
|
|
|
|
|
|
|
move.l #0xFC05C034, %a2 /* dtfr */
|
|
|
|
move.l #0xFC05C03B, %a3 /* drfr */
|
|
|
|
|
|
|
|
move.l #(ASM_SBF_IMG_HDR + 4), %a1
|
|
|
|
move.l (%a1)+, %d5
|
|
|
|
move.l (%a1), %a4
|
|
|
|
|
2022-11-16 18:10:41 +00:00
|
|
|
move.l #(CFG_SYS_INIT_RAM_ADDR + CFG_SYS_SBFHDR_DATA_OFFSET), %a0
|
|
|
|
move.l #(CFG_SYS_SBFHDR_SIZE), %d4
|
2008-07-24 01:38:53 +00:00
|
|
|
|
|
|
|
move.l #0xFC05C02C, %a1 /* dspi status */
|
|
|
|
|
|
|
|
/* Issue commands and address */
|
|
|
|
move.l #0x8002000B, %d2 /* Fast Read Cmd */
|
|
|
|
jsr asm_dspi_wr_status
|
|
|
|
jsr asm_dspi_rd_status
|
|
|
|
|
|
|
|
move.l #0x80020000, %d2 /* Address byte 2 */
|
|
|
|
jsr asm_dspi_wr_status
|
|
|
|
jsr asm_dspi_rd_status
|
|
|
|
|
|
|
|
move.l #0x80020000, %d2 /* Address byte 1 */
|
|
|
|
jsr asm_dspi_wr_status
|
|
|
|
jsr asm_dspi_rd_status
|
|
|
|
|
|
|
|
move.l #0x80020000, %d2 /* Address byte 0 */
|
|
|
|
jsr asm_dspi_wr_status
|
|
|
|
jsr asm_dspi_rd_status
|
|
|
|
|
|
|
|
move.l #0x80020000, %d2 /* Dummy Wr and Rd */
|
|
|
|
jsr asm_dspi_wr_status
|
|
|
|
jsr asm_dspi_rd_status
|
|
|
|
|
|
|
|
/* Transfer serial boot header to sram */
|
|
|
|
asm_dspi_rd_loop1:
|
|
|
|
move.l #0x80020000, %d2
|
|
|
|
jsr asm_dspi_wr_status
|
|
|
|
jsr asm_dspi_rd_status
|
|
|
|
|
|
|
|
move.b %d1, (%a0) /* read, copy to dst */
|
|
|
|
|
|
|
|
add.l #1, %a0 /* inc dst by 1 */
|
|
|
|
sub.l #1, %d4 /* dec cnt by 1 */
|
|
|
|
bne asm_dspi_rd_loop1
|
|
|
|
|
|
|
|
/* Transfer u-boot from serial flash to memory */
|
|
|
|
asm_dspi_rd_loop2:
|
|
|
|
move.l #0x80020000, %d2
|
|
|
|
jsr asm_dspi_wr_status
|
|
|
|
jsr asm_dspi_rd_status
|
|
|
|
|
|
|
|
move.b %d1, (%a4) /* read, copy to dst */
|
|
|
|
|
|
|
|
add.l #1, %a4 /* inc dst by 1 */
|
|
|
|
sub.l #1, %d5 /* dec cnt by 1 */
|
|
|
|
bne asm_dspi_rd_loop2
|
|
|
|
|
|
|
|
move.l #0x00020000, %d2 /* Terminate */
|
|
|
|
jsr asm_dspi_wr_status
|
|
|
|
jsr asm_dspi_rd_status
|
|
|
|
|
|
|
|
/* jump to memory and execute */
|
2022-10-21 00:22:39 +00:00
|
|
|
move.l #(CONFIG_TEXT_BASE + 0x400), %a0
|
2008-07-24 01:38:53 +00:00
|
|
|
jmp (%a0)
|
|
|
|
|
|
|
|
asm_dspi_wr_status:
|
|
|
|
move.l (%a1), %d0 /* status */
|
|
|
|
and.l #0x0000F000, %d0
|
|
|
|
cmp.l #0x00003000, %d0
|
|
|
|
bgt asm_dspi_wr_status
|
|
|
|
|
|
|
|
move.l %d2, (%a2)
|
|
|
|
rts
|
|
|
|
|
|
|
|
asm_dspi_rd_status:
|
|
|
|
move.l (%a1), %d0 /* status */
|
|
|
|
and.l #0x000000F0, %d0
|
|
|
|
lsr.l #4, %d0
|
|
|
|
cmp.l #0, %d0
|
|
|
|
beq asm_dspi_rd_status
|
|
|
|
|
|
|
|
move.b (%a3), %d1
|
|
|
|
rts
|
2016-05-21 22:14:29 +00:00
|
|
|
#endif /* CONFIG_CF_SBF */
|
2012-10-18 19:25:51 +00:00
|
|
|
|
|
|
|
#ifdef CONFIG_SYS_NAND_BOOT
|
|
|
|
/* copy 4 boot pages to dram as soon as possible */
|
|
|
|
/* each page is 996 bytes (1056 total with 60 ECC bytes */
|
|
|
|
move.l #0x00000000, %a1 /* src */
|
2022-10-21 00:22:39 +00:00
|
|
|
move.l #CONFIG_TEXT_BASE, %a2 /* dst */
|
2012-10-18 19:25:51 +00:00
|
|
|
move.l #0x3E0, %d0 /* sz in long */
|
|
|
|
|
|
|
|
asm_boot_nand_copy:
|
|
|
|
move.l (%a1)+, (%a2)+
|
|
|
|
subq.l #1, %d0
|
|
|
|
bne asm_boot_nand_copy
|
|
|
|
|
|
|
|
/* jump to memory and execute */
|
|
|
|
move.l #(asm_nand_init), %a0
|
|
|
|
jmp (%a0)
|
|
|
|
|
|
|
|
asm_nand_init:
|
|
|
|
/* exit nand boot-mode */
|
|
|
|
move.l #0xFC0FFF30, %a1
|
|
|
|
or.l #0x00000040, %d1
|
|
|
|
move.l %d1, (%a1)
|
|
|
|
|
|
|
|
/* initialize general use internal ram */
|
2016-05-21 22:14:29 +00:00
|
|
|
move.l #0, %d0
|
|
|
|
move.l #(CACR_STATUS), %a1 /* CACR */
|
|
|
|
move.l #(ICACHE_STATUS), %a2 /* icache */
|
|
|
|
move.l #(DCACHE_STATUS), %a3 /* dcache */
|
|
|
|
move.l %d0, (%a1)
|
|
|
|
move.l %d0, (%a2)
|
|
|
|
move.l %d0, (%a3)
|
2012-10-18 19:25:51 +00:00
|
|
|
|
|
|
|
/* invalidate and disable cache */
|
|
|
|
move.l #0x01004100, %d0 /* Invalidate cache cmd */
|
|
|
|
movec %d0, %CACR /* Invalidate cache */
|
|
|
|
move.l #0, %d0
|
|
|
|
movec %d0, %ACR0
|
|
|
|
movec %d0, %ACR1
|
|
|
|
movec %d0, %ACR2
|
|
|
|
movec %d0, %ACR3
|
|
|
|
|
2022-11-16 18:10:41 +00:00
|
|
|
#ifdef CFG_SYS_CS0_BASE
|
2012-10-18 19:25:51 +00:00
|
|
|
/* Must disable global address */
|
|
|
|
move.l #0xFC008000, %a1
|
2022-11-16 18:10:41 +00:00
|
|
|
move.l #(CFG_SYS_CS0_BASE), (%a1)
|
2012-10-18 19:25:51 +00:00
|
|
|
move.l #0xFC008008, %a1
|
2022-11-16 18:10:41 +00:00
|
|
|
move.l #(CFG_SYS_CS0_CTRL), (%a1)
|
2012-10-18 19:25:51 +00:00
|
|
|
move.l #0xFC008004, %a1
|
2022-11-16 18:10:41 +00:00
|
|
|
move.l #(CFG_SYS_CS0_MASK), (%a1)
|
2017-05-14 22:17:48 +00:00
|
|
|
#endif
|
2012-10-18 19:25:51 +00:00
|
|
|
|
|
|
|
/* NAND port configuration */
|
|
|
|
move.l #0xEC094048, %a1
|
|
|
|
move.b #0xFD, (%a1)+
|
|
|
|
move.b #0x5F, (%a1)+
|
|
|
|
move.b #0x04, (%a1)+
|
|
|
|
|
|
|
|
/* reset nand */
|
|
|
|
move.l #0xFC0FFF38, %a1 /* isr */
|
|
|
|
move.l #0x000e0000, (%a1)
|
|
|
|
move.l #0xFC0FFF08, %a2
|
|
|
|
move.l #0x00000000, (%a2)+ /* car */
|
|
|
|
move.l #0x11000000, (%a2)+ /* rar */
|
|
|
|
move.l #0x00000000, (%a2)+ /* rpt */
|
|
|
|
move.l #0x00000000, (%a2)+ /* rai */
|
|
|
|
move.l #0xFC0FFF2c, %a2 /* cfg */
|
|
|
|
move.l #0x00000000, (%a2)+ /* secsz */
|
|
|
|
move.l #0x000e0681, (%a2)+
|
|
|
|
move.l #0xFC0FFF04, %a2 /* cmd2 */
|
|
|
|
move.l #0xFF404001, (%a2)
|
|
|
|
move.l #0x000e0000, (%a1)
|
|
|
|
|
|
|
|
move.l #0x2000, %d1
|
2017-05-14 19:42:27 +00:00
|
|
|
bsr asm_delay
|
2012-10-18 19:25:51 +00:00
|
|
|
|
|
|
|
/* setup nand */
|
|
|
|
move.l #0xFC0FFF00, %a1
|
|
|
|
move.l #0x30700000, (%a1)+ /* cmd1 */
|
|
|
|
move.l #0x007EF000, (%a1)+ /* cmd2 */
|
|
|
|
|
|
|
|
move.l #0xFC0FFF2C, %a1
|
|
|
|
move.l #0x00000841, (%a1)+ /* secsz */
|
|
|
|
move.l #0x000e0681, (%a1)+ /* cfg */
|
|
|
|
|
|
|
|
move.l #100, %d4 /* 100 pages ~200KB */
|
|
|
|
move.l #4, %d2 /* start at 4 */
|
|
|
|
move.l #0xFC0FFF04, %a0 /* cmd2 */
|
|
|
|
move.l #0xFC0FFF0C, %a1 /* rar */
|
2022-10-21 00:22:39 +00:00
|
|
|
move.l #(CONFIG_TEXT_BASE + 0xF80), %a2
|
2012-10-18 19:25:51 +00:00
|
|
|
|
|
|
|
asm_nand_read:
|
|
|
|
move.l #0x11000000, %d0 /* rar */
|
|
|
|
or.l %d2, %d0
|
|
|
|
move.l %d0, (%a1)
|
|
|
|
add.l #1, %d2
|
|
|
|
|
|
|
|
move.l (%a0), %d0 /* cmd2 */
|
|
|
|
or.l #1, %d0
|
|
|
|
move.l %d0, (%a0)
|
|
|
|
|
|
|
|
move.l #0x200, %d1
|
2017-05-14 19:42:27 +00:00
|
|
|
bsr asm_delay
|
2012-10-18 19:25:51 +00:00
|
|
|
|
|
|
|
asm_nand_chk_status:
|
|
|
|
move.l #0xFC0FFF38, %a4 /* isr */
|
|
|
|
move.l (%a4), %d0
|
|
|
|
and.l #0x40000000, %d0
|
|
|
|
tst.l %d0
|
|
|
|
beq asm_nand_chk_status
|
|
|
|
|
|
|
|
move.l #0xFC0FFF38, %a4 /* isr */
|
|
|
|
move.l (%a4), %d0
|
|
|
|
or.l #0x000E0000, %d0
|
|
|
|
move.l %d0, (%a4)
|
|
|
|
|
|
|
|
move.l #0x200, %d3
|
|
|
|
move.l #0xFC0FC000, %a3 /* buf 1 */
|
|
|
|
asm_nand_copy:
|
|
|
|
move.l (%a3)+, (%a2)+
|
|
|
|
subq.l #1, %d3
|
|
|
|
bgt asm_nand_copy
|
|
|
|
|
|
|
|
subq.l #1, %d4
|
|
|
|
bgt asm_nand_read
|
|
|
|
|
|
|
|
/* jump to memory and execute */
|
2022-10-21 00:22:39 +00:00
|
|
|
move.l #(CONFIG_TEXT_BASE + 0x400), %a0
|
2012-10-18 19:25:51 +00:00
|
|
|
jmp (%a0)
|
|
|
|
|
|
|
|
#endif /* CONFIG_SYS_NAND_BOOT */
|
2009-06-11 15:39:57 +00:00
|
|
|
|
2017-05-14 19:42:27 +00:00
|
|
|
.globl asm_delay
|
2009-06-11 15:39:57 +00:00
|
|
|
asm_delay:
|
|
|
|
nop
|
|
|
|
subq.l #1, %d1
|
|
|
|
bne asm_delay
|
|
|
|
rts
|
2012-10-18 19:25:51 +00:00
|
|
|
#endif /* CONFIG_CF_SBF || CONFIG_NAND_U_BOOT */
|
2008-07-24 01:38:53 +00:00
|
|
|
|
2016-05-21 22:14:29 +00:00
|
|
|
.text
|
2008-07-24 01:38:53 +00:00
|
|
|
. = 0x400
|
2016-05-21 22:14:29 +00:00
|
|
|
.globl _start
|
2007-08-16 20:05:11 +00:00
|
|
|
_start:
|
2012-10-18 19:25:51 +00:00
|
|
|
#if !defined(CONFIG_SERIAL_BOOT)
|
2007-08-16 20:05:11 +00:00
|
|
|
nop
|
|
|
|
nop
|
2016-05-21 22:14:29 +00:00
|
|
|
move.w #0x2700,%sr /* Mask off Interrupt */
|
2007-08-16 20:05:11 +00:00
|
|
|
|
|
|
|
/* Set vector base register at the beginning of the Flash */
|
2022-11-16 18:10:41 +00:00
|
|
|
move.l #CFG_SYS_FLASH_BASE, %d0
|
2007-08-16 20:05:11 +00:00
|
|
|
movec %d0, %VBR
|
|
|
|
|
2022-11-16 18:10:41 +00:00
|
|
|
move.l #(CFG_SYS_INIT_RAM_ADDR + CFG_SYS_INIT_RAM_CTRL), %d0
|
2007-11-08 00:00:54 +00:00
|
|
|
movec %d0, %RAMBAR1
|
2007-08-16 20:05:11 +00:00
|
|
|
|
|
|
|
/* initialize general use internal ram */
|
2016-05-21 22:14:29 +00:00
|
|
|
move.l #0, %d0
|
|
|
|
move.l #(ICACHE_STATUS), %a1 /* icache */
|
|
|
|
move.l #(DCACHE_STATUS), %a2 /* dcache */
|
|
|
|
move.l %d0, (%a1)
|
|
|
|
move.l %d0, (%a2)
|
2007-08-16 20:05:11 +00:00
|
|
|
|
|
|
|
/* invalidate and disable cache */
|
2022-11-16 18:10:41 +00:00
|
|
|
move.l #(CFG_SYS_ICACHE_INV + CFG_SYS_DCACHE_INV), %d0
|
2007-08-16 20:05:11 +00:00
|
|
|
movec %d0, %CACR /* Invalidate cache */
|
|
|
|
move.l #0, %d0
|
|
|
|
movec %d0, %ACR0
|
|
|
|
movec %d0, %ACR1
|
|
|
|
movec %d0, %ACR2
|
|
|
|
movec %d0, %ACR3
|
2012-10-18 19:25:51 +00:00
|
|
|
#else
|
2022-11-16 18:10:41 +00:00
|
|
|
move.l #(CFG_SYS_INIT_RAM_ADDR + CFG_SYS_INIT_RAM_CTRL), %d0
|
2012-10-18 19:25:51 +00:00
|
|
|
movec %d0, %RAMBAR1
|
|
|
|
#endif
|
2007-08-16 20:05:11 +00:00
|
|
|
|
2016-04-27 19:50:44 +00:00
|
|
|
/* put relocation table address to a5 */
|
2016-05-21 22:14:29 +00:00
|
|
|
move.l #__got_start, %a5
|
2016-04-27 19:50:44 +00:00
|
|
|
|
|
|
|
/* setup stack initially on top of internal static ram */
|
2022-11-16 18:10:41 +00:00
|
|
|
move.l #(CFG_SYS_INIT_RAM_ADDR + CFG_SYS_INIT_RAM_SIZE), %sp
|
2016-04-27 19:50:44 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* if configured, malloc_f arena will be reserved first,
|
|
|
|
* then (and always) gd struct space will be reserved
|
|
|
|
*/
|
|
|
|
move.l %sp, -(%sp)
|
|
|
|
move.l #board_init_f_alloc_reserve, %a1
|
|
|
|
jsr (%a1)
|
|
|
|
|
|
|
|
/* update stack and frame-pointers */
|
2016-05-21 22:14:29 +00:00
|
|
|
move.l %d0, %sp
|
|
|
|
move.l %sp, %fp
|
2007-08-16 20:05:11 +00:00
|
|
|
|
2016-04-27 19:50:44 +00:00
|
|
|
/* initialize reserved area */
|
2016-05-21 22:14:29 +00:00
|
|
|
move.l %d0, -(%sp)
|
2016-04-27 19:50:44 +00:00
|
|
|
move.l #board_init_f_init_reserve, %a1
|
|
|
|
jsr (%a1)
|
2007-08-16 20:05:11 +00:00
|
|
|
|
2016-04-11 22:30:59 +00:00
|
|
|
/* run low-level CPU init code (from flash) */
|
2016-05-21 22:14:29 +00:00
|
|
|
move.l #cpu_init_f, %a1
|
|
|
|
jsr (%a1)
|
|
|
|
|
2016-04-11 22:30:59 +00:00
|
|
|
/* run low-level board init code (from flash) */
|
2016-04-27 19:50:44 +00:00
|
|
|
clr.l %sp@-
|
2016-05-21 22:14:29 +00:00
|
|
|
move.l #board_init_f, %a1
|
|
|
|
jsr (%a1)
|
2007-08-16 20:05:11 +00:00
|
|
|
|
|
|
|
/* board_init_f() does not return */
|
|
|
|
|
2016-05-21 22:14:29 +00:00
|
|
|
/******************************************************************************/
|
2007-08-16 20:05:11 +00:00
|
|
|
|
|
|
|
/*
|
2019-12-28 17:44:45 +00:00
|
|
|
* void relocate_code(addr_sp, gd, addr_moni)
|
2007-08-16 20:05:11 +00:00
|
|
|
*
|
|
|
|
* This "function" does not return, instead it continues in RAM
|
|
|
|
* after relocating the monitor code.
|
|
|
|
*
|
|
|
|
* r3 = dest
|
|
|
|
* r4 = src
|
|
|
|
* r5 = length in bytes
|
|
|
|
* r6 = cachelinesize
|
|
|
|
*/
|
2016-05-21 22:14:29 +00:00
|
|
|
.globl relocate_code
|
2007-08-16 20:05:11 +00:00
|
|
|
relocate_code:
|
2016-05-21 22:14:29 +00:00
|
|
|
link.w %a6,#0
|
|
|
|
move.l 8(%a6), %sp /* set new stack pointer */
|
2007-08-16 20:05:11 +00:00
|
|
|
|
2016-05-21 22:14:29 +00:00
|
|
|
move.l 12(%a6), %d0 /* Save copy of Global Data pointer */
|
|
|
|
move.l 16(%a6), %a0 /* Save copy of Destination Address */
|
2007-08-16 20:05:11 +00:00
|
|
|
|
2016-05-21 22:14:29 +00:00
|
|
|
move.l #CONFIG_SYS_MONITOR_BASE, %a1
|
|
|
|
move.l #__init_end, %a2
|
|
|
|
move.l %a0, %a3
|
2007-08-16 20:05:11 +00:00
|
|
|
|
|
|
|
/* copy the code to RAM */
|
|
|
|
1:
|
2016-05-21 22:14:29 +00:00
|
|
|
move.l (%a1)+, (%a3)+
|
|
|
|
cmp.l %a1,%a2
|
|
|
|
bgt.s 1b
|
2007-08-16 20:05:11 +00:00
|
|
|
|
2023-08-26 22:25:36 +00:00
|
|
|
#define R_68K_32 1
|
|
|
|
#define R_68K_RELATIVE 22
|
|
|
|
|
|
|
|
move.l #(__rel_dyn_start), %a1
|
|
|
|
move.l #(__rel_dyn_end), %a2
|
|
|
|
|
|
|
|
fixloop:
|
|
|
|
move.l (%a1)+, %d1 /* Elf32_Rela r_offset */
|
|
|
|
move.l (%a1)+, %d2 /* Elf32_Rela r_info */
|
|
|
|
move.l (%a1)+, %d3 /* Elf32_Rela r_addend */
|
|
|
|
|
|
|
|
andi.l #0xff, %d2
|
|
|
|
cmp.l #R_68K_32, %d2
|
|
|
|
beq.s fixup
|
|
|
|
cmp.l #R_68K_RELATIVE, %d2
|
|
|
|
beq.s fixup
|
|
|
|
|
|
|
|
bra fixnext
|
|
|
|
|
|
|
|
fixup:
|
|
|
|
/* relative fix: store addend plus offset at dest location */
|
|
|
|
move.l %a0, %a3
|
|
|
|
add.l %d1, %a3
|
|
|
|
sub.l #CONFIG_SYS_MONITOR_BASE, %a3
|
|
|
|
move.l (%a3), %d4
|
|
|
|
add.l %a0, %d4
|
|
|
|
sub.l #CONFIG_SYS_MONITOR_BASE, %d4
|
|
|
|
move.l %d4, (%a3)
|
|
|
|
|
|
|
|
fixnext:
|
|
|
|
cmp.l %a1, %a2
|
|
|
|
bge.s fixloop
|
|
|
|
|
2007-08-16 20:05:11 +00:00
|
|
|
/*
|
|
|
|
* We are done. Do not return, instead branch to second part of board
|
|
|
|
* initialization, now running from RAM.
|
|
|
|
*/
|
|
|
|
move.l %a0, %a1
|
2008-10-16 13:01:15 +00:00
|
|
|
add.l #(in_ram - CONFIG_SYS_MONITOR_BASE), %a1
|
2007-08-16 20:05:11 +00:00
|
|
|
jmp (%a1)
|
|
|
|
|
|
|
|
in_ram:
|
|
|
|
|
|
|
|
clear_bss:
|
|
|
|
/*
|
|
|
|
* Now clear BSS segment
|
|
|
|
*/
|
2023-08-26 22:25:36 +00:00
|
|
|
move.l #(_sbss), %a1
|
|
|
|
move.l #(_ebss), %d1
|
2007-08-16 20:05:11 +00:00
|
|
|
6:
|
|
|
|
clr.l (%a1)+
|
|
|
|
cmp.l %a1,%d1
|
|
|
|
bgt.s 6b
|
|
|
|
|
|
|
|
/*
|
|
|
|
* fix got table in RAM
|
|
|
|
*/
|
2023-08-26 22:25:36 +00:00
|
|
|
move.l #(__got_start), %a5 /* fix got pointer register a5 */
|
2007-08-16 20:05:11 +00:00
|
|
|
|
|
|
|
/* calculate relative jump to board_init_r in ram */
|
2023-08-26 22:25:36 +00:00
|
|
|
move.l #(board_init_r), %a1
|
2007-08-16 20:05:11 +00:00
|
|
|
|
|
|
|
/* set parameters for board_init_r */
|
2016-05-21 22:14:29 +00:00
|
|
|
move.l %a0,-(%sp) /* dest_addr */
|
|
|
|
move.l %d0,-(%sp) /* gd */
|
2007-08-16 20:05:11 +00:00
|
|
|
jsr (%a1)
|
|
|
|
|
2016-05-21 22:14:29 +00:00
|
|
|
/******************************************************************************/
|
|
|
|
|
2007-08-16 20:05:11 +00:00
|
|
|
/* exception code */
|
2016-05-21 22:14:29 +00:00
|
|
|
.globl _fault
|
2007-08-16 20:05:11 +00:00
|
|
|
_fault:
|
2016-05-21 22:14:29 +00:00
|
|
|
bra _fault
|
2007-08-16 20:05:11 +00:00
|
|
|
|
2016-05-21 22:14:29 +00:00
|
|
|
.globl _exc_handler
|
2007-08-16 20:05:11 +00:00
|
|
|
_exc_handler:
|
|
|
|
SAVE_ALL
|
|
|
|
movel %sp,%sp@-
|
2016-05-21 22:14:29 +00:00
|
|
|
bsr exc_handler
|
2007-08-16 20:05:11 +00:00
|
|
|
addql #4,%sp
|
|
|
|
RESTORE_ALL
|
|
|
|
|
2016-05-21 22:14:29 +00:00
|
|
|
.globl _int_handler
|
2007-08-16 20:05:11 +00:00
|
|
|
_int_handler:
|
|
|
|
SAVE_ALL
|
|
|
|
movel %sp,%sp@-
|
2016-05-21 22:14:29 +00:00
|
|
|
bsr int_handler
|
2007-08-16 20:05:11 +00:00
|
|
|
addql #4,%sp
|
|
|
|
RESTORE_ALL
|
|
|
|
|
2016-05-21 22:14:29 +00:00
|
|
|
/******************************************************************************/
|
2007-08-16 20:05:11 +00:00
|
|
|
|
2016-05-21 22:14:29 +00:00
|
|
|
.align 4
|