2005-07-28 15:08:46 +00:00
|
|
|
/*
|
2007-09-18 04:36:11 +00:00
|
|
|
* Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
|
2005-07-28 15:08:46 +00:00
|
|
|
*
|
|
|
|
* See file CREDITS for list of people who contributed to this
|
|
|
|
* project.
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or
|
|
|
|
* modify it under the terms of the GNU General Public License as
|
|
|
|
* published by the Free Software Foundation; either version 2 of
|
|
|
|
* the License, or (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, write to the Free Software
|
|
|
|
* Foundation, Inc., 59 Temple Place, Suite 330, Boston,
|
|
|
|
* MA 02111-1307 USA
|
|
|
|
*/
|
|
|
|
|
|
|
|
/*
|
|
|
|
* CPU specific code for the MPC83xx family.
|
|
|
|
*
|
|
|
|
* Derived from the MPC8260 and MPC85xx.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
|
|
|
#include <watchdog.h>
|
|
|
|
#include <command.h>
|
|
|
|
#include <mpc83xx.h>
|
|
|
|
#include <asm/processor.h>
|
2007-03-31 16:23:51 +00:00
|
|
|
#include <libfdt.h>
|
2008-08-31 21:33:26 +00:00
|
|
|
#include <tsec.h>
|
2008-10-23 06:32:48 +00:00
|
|
|
#include <netdev.h>
|
2008-10-30 21:50:14 +00:00
|
|
|
#include <fsl_esdhc.h>
|
2009-02-24 10:30:51 +00:00
|
|
|
#ifdef CONFIG_BOOTCOUNT_LIMIT
|
|
|
|
#include <asm/immap_qe.h>
|
|
|
|
#include <asm/io.h>
|
|
|
|
#endif
|
2005-07-28 15:08:46 +00:00
|
|
|
|
2006-03-31 16:32:53 +00:00
|
|
|
DECLARE_GLOBAL_DATA_PTR;
|
|
|
|
|
2005-07-28 15:08:46 +00:00
|
|
|
int checkcpu(void)
|
|
|
|
{
|
2006-11-04 01:33:44 +00:00
|
|
|
volatile immap_t *immr;
|
2005-07-28 15:08:46 +00:00
|
|
|
ulong clock = gd->cpu_clk;
|
|
|
|
u32 pvr = get_pvr();
|
2006-11-04 01:33:44 +00:00
|
|
|
u32 spridr;
|
2005-07-28 15:08:46 +00:00
|
|
|
char buf[32];
|
2008-03-28 15:19:07 +00:00
|
|
|
int i;
|
|
|
|
|
|
|
|
const struct cpu_type {
|
|
|
|
char name[15];
|
|
|
|
u32 partid;
|
|
|
|
} cpu_type_list [] = {
|
|
|
|
CPU_TYPE_ENTRY(8311),
|
|
|
|
CPU_TYPE_ENTRY(8313),
|
|
|
|
CPU_TYPE_ENTRY(8314),
|
|
|
|
CPU_TYPE_ENTRY(8315),
|
|
|
|
CPU_TYPE_ENTRY(8321),
|
|
|
|
CPU_TYPE_ENTRY(8323),
|
|
|
|
CPU_TYPE_ENTRY(8343),
|
|
|
|
CPU_TYPE_ENTRY(8347_TBGA_),
|
|
|
|
CPU_TYPE_ENTRY(8347_PBGA_),
|
|
|
|
CPU_TYPE_ENTRY(8349),
|
|
|
|
CPU_TYPE_ENTRY(8358_TBGA_),
|
|
|
|
CPU_TYPE_ENTRY(8358_PBGA_),
|
|
|
|
CPU_TYPE_ENTRY(8360),
|
|
|
|
CPU_TYPE_ENTRY(8377),
|
|
|
|
CPU_TYPE_ENTRY(8378),
|
|
|
|
CPU_TYPE_ENTRY(8379),
|
|
|
|
};
|
2005-07-28 15:08:46 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
immr = (immap_t *)CONFIG_SYS_IMMR;
|
2006-11-04 01:33:44 +00:00
|
|
|
|
2007-04-30 20:26:21 +00:00
|
|
|
puts("CPU: ");
|
2007-04-16 19:34:16 +00:00
|
|
|
|
|
|
|
switch (pvr & 0xffff0000) {
|
|
|
|
case PVR_E300C1:
|
|
|
|
printf("e300c1, ");
|
|
|
|
break;
|
|
|
|
|
|
|
|
case PVR_E300C2:
|
|
|
|
printf("e300c2, ");
|
|
|
|
break;
|
|
|
|
|
|
|
|
case PVR_E300C3:
|
|
|
|
printf("e300c3, ");
|
|
|
|
break;
|
|
|
|
|
2007-09-18 04:36:11 +00:00
|
|
|
case PVR_E300C4:
|
|
|
|
printf("e300c4, ");
|
|
|
|
break;
|
|
|
|
|
2007-04-16 19:34:16 +00:00
|
|
|
default:
|
|
|
|
printf("Unknown core, ");
|
2005-07-28 15:08:46 +00:00
|
|
|
}
|
|
|
|
|
2006-11-04 01:33:44 +00:00
|
|
|
spridr = immr->sysconf.spridr;
|
2005-10-17 00:39:53 +00:00
|
|
|
|
2008-03-28 15:19:07 +00:00
|
|
|
for (i = 0; i < ARRAY_SIZE(cpu_type_list); i++)
|
|
|
|
if (cpu_type_list[i].partid == PARTID_NO_E(spridr)) {
|
|
|
|
puts("MPC");
|
|
|
|
puts(cpu_type_list[i].name);
|
|
|
|
if (IS_E_PROCESSOR(spridr))
|
|
|
|
puts("E");
|
2010-04-15 22:36:02 +00:00
|
|
|
if ((SPR_FAMILY(spridr) == SPR_834X_FAMILY ||
|
|
|
|
SPR_FAMILY(spridr) == SPR_836X_FAMILY) &&
|
|
|
|
REVID_MAJOR(spridr) >= 2)
|
2008-03-28 15:19:07 +00:00
|
|
|
puts("A");
|
|
|
|
printf(", Rev: %d.%d", REVID_MAJOR(spridr),
|
|
|
|
REVID_MINOR(spridr));
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (i == ARRAY_SIZE(cpu_type_list))
|
|
|
|
printf("(SPRIDR %08x unknown), ", spridr);
|
|
|
|
|
|
|
|
printf(" at %s MHz, ", strmhz(buf, clock));
|
|
|
|
|
|
|
|
printf("CSB: %s MHz\n", strmhz(buf, gd->csb_clk));
|
2007-04-30 20:26:21 +00:00
|
|
|
|
2005-07-28 15:08:46 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
2006-11-04 01:15:00 +00:00
|
|
|
/*
|
2006-11-01 00:44:42 +00:00
|
|
|
* Program a UPM with the code supplied in the table.
|
|
|
|
*
|
|
|
|
* The 'dummy' variable is used to increment the MAD. 'dummy' is
|
|
|
|
* supposed to be a pointer to the memory of the device being
|
|
|
|
* programmed by the UPM. The data in the MDR is written into
|
2008-10-09 04:59:14 +00:00
|
|
|
* memory and the MAD is incremented every time there's a write
|
|
|
|
* to 'dummy'. Unfortunately, the current prototype for this
|
2006-11-01 00:44:42 +00:00
|
|
|
* function doesn't allow for passing the address of this
|
|
|
|
* device, and changing the prototype will break a number lots
|
|
|
|
* of other code, so we need to use a round-about way of finding
|
|
|
|
* the value for 'dummy'.
|
|
|
|
*
|
|
|
|
* The value can be extracted from the base address bits of the
|
|
|
|
* Base Register (BR) associated with the specific UPM. To find
|
|
|
|
* that BR, we need to scan all 8 BRs until we find the one that
|
|
|
|
* has its MSEL bits matching the UPM we want. Once we know the
|
|
|
|
* right BR, we can extract the base address bits from it.
|
|
|
|
*
|
|
|
|
* The MxMR and the BR and OR of the chosen bank should all be
|
|
|
|
* configured before calling this function.
|
|
|
|
*
|
|
|
|
* Parameters:
|
|
|
|
* upm: 0=UPMA, 1=UPMB, 2=UPMC
|
|
|
|
* table: Pointer to an array of values to program
|
|
|
|
* size: Number of elements in the array. Must be 64 or less.
|
2006-11-04 01:15:00 +00:00
|
|
|
*/
|
2005-07-28 15:08:46 +00:00
|
|
|
void upmconfig (uint upm, uint *table, uint size)
|
|
|
|
{
|
2008-10-16 13:01:15 +00:00
|
|
|
volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
|
2008-10-29 15:05:55 +00:00
|
|
|
volatile fsl_lbus_t *lbus = &immap->lbus;
|
2006-11-01 00:44:42 +00:00
|
|
|
volatile uchar *dummy = NULL;
|
|
|
|
const u32 msel = (upm + 4) << BR_MSEL_SHIFT; /* What the MSEL field in BRn should be */
|
|
|
|
volatile u32 *mxmr = &lbus->mamr + upm; /* Pointer to mamr, mbmr, or mcmr */
|
|
|
|
uint i;
|
|
|
|
|
|
|
|
/* Scan all the banks to determine the base address of the device */
|
|
|
|
for (i = 0; i < 8; i++) {
|
|
|
|
if ((lbus->bank[i].br & BR_MSEL) == msel) {
|
|
|
|
dummy = (uchar *) (lbus->bank[i].br & BR_BA);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
if (!dummy) {
|
|
|
|
printf("Error: %s() could not find matching BR\n", __FUNCTION__);
|
|
|
|
hang();
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Set the OP field in the MxMR to "write" and the MAD field to 000000 */
|
|
|
|
*mxmr = (*mxmr & 0xCFFFFFC0) | 0x10000000;
|
|
|
|
|
|
|
|
for (i = 0; i < size; i++) {
|
|
|
|
lbus->mdr = table[i];
|
|
|
|
__asm__ __volatile__ ("sync");
|
2008-10-09 04:59:14 +00:00
|
|
|
*dummy = 0; /* Write the value to memory and increment MAD */
|
2006-11-01 00:44:42 +00:00
|
|
|
__asm__ __volatile__ ("sync");
|
2008-10-09 04:59:14 +00:00
|
|
|
while(((*mxmr & 0x3f) != ((i + 1) & 0x3f)));
|
2006-11-01 00:44:42 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
/* Set the OP field in the MxMR to "normal" and the MAD field to 000000 */
|
|
|
|
*mxmr &= 0xCFFFFFC0;
|
2005-07-28 15:08:46 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
int
|
2010-06-28 20:00:46 +00:00
|
|
|
do_reset (cmd_tbl_t * cmdtp, int flag, int argc, char * const argv[])
|
2005-07-28 15:08:46 +00:00
|
|
|
{
|
2005-08-05 17:49:35 +00:00
|
|
|
ulong msr;
|
|
|
|
#ifndef MPC83xx_RESET
|
|
|
|
ulong addr;
|
|
|
|
#endif
|
2005-07-28 15:08:46 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
|
2005-07-28 15:08:46 +00:00
|
|
|
|
2010-02-15 08:02:32 +00:00
|
|
|
puts("Resetting the board.\n");
|
|
|
|
|
2005-07-28 15:08:46 +00:00
|
|
|
#ifdef MPC83xx_RESET
|
2010-02-15 08:02:32 +00:00
|
|
|
|
2005-07-28 15:08:46 +00:00
|
|
|
/* Interrupts and MMU off */
|
|
|
|
__asm__ __volatile__ ("mfmsr %0":"=r" (msr):);
|
|
|
|
|
|
|
|
msr &= ~( MSR_EE | MSR_IR | MSR_DR);
|
|
|
|
__asm__ __volatile__ ("mtmsr %0"::"r" (msr));
|
|
|
|
|
|
|
|
/* enable Reset Control Reg */
|
|
|
|
immap->reset.rpr = 0x52535445;
|
2006-03-14 15:12:48 +00:00
|
|
|
__asm__ __volatile__ ("sync");
|
|
|
|
__asm__ __volatile__ ("isync");
|
2005-07-28 15:08:46 +00:00
|
|
|
|
|
|
|
/* confirm Reset Control Reg is enabled */
|
|
|
|
while(!((immap->reset.rcer) & RCER_CRE));
|
|
|
|
|
|
|
|
udelay(200);
|
|
|
|
|
|
|
|
/* perform reset, only one bit */
|
2005-08-05 17:49:35 +00:00
|
|
|
immap->reset.rcr = RCR_SWHR;
|
|
|
|
|
|
|
|
#else /* ! MPC83xx_RESET */
|
2005-07-28 15:08:46 +00:00
|
|
|
|
2005-08-05 17:49:35 +00:00
|
|
|
immap->reset.rmr = RMR_CSRE; /* Checkstop Reset enable */
|
|
|
|
|
|
|
|
/* Interrupts and MMU off */
|
|
|
|
__asm__ __volatile__ ("mfmsr %0":"=r" (msr):);
|
2005-07-28 15:08:46 +00:00
|
|
|
|
|
|
|
msr &= ~(MSR_ME | MSR_EE | MSR_IR | MSR_DR);
|
|
|
|
__asm__ __volatile__ ("mtmsr %0"::"r" (msr));
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Trying to execute the next instruction at a non-existing address
|
|
|
|
* should cause a machine check, resulting in reset
|
|
|
|
*/
|
2008-10-16 13:01:15 +00:00
|
|
|
addr = CONFIG_SYS_RESET_ADDRESS;
|
2005-07-28 15:08:46 +00:00
|
|
|
|
|
|
|
((void (*)(void)) addr) ();
|
2005-08-05 17:49:35 +00:00
|
|
|
#endif /* MPC83xx_RESET */
|
|
|
|
|
2005-07-28 15:08:46 +00:00
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Get timebase clock frequency (like cpu_clk in Hz)
|
|
|
|
*/
|
|
|
|
|
|
|
|
unsigned long get_tbclk(void)
|
|
|
|
{
|
|
|
|
ulong tbclk;
|
|
|
|
|
|
|
|
tbclk = (gd->bus_clk + 3L) / 4L;
|
|
|
|
|
|
|
|
return tbclk;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
#if defined(CONFIG_WATCHDOG)
|
|
|
|
void watchdog_reset (void)
|
|
|
|
{
|
2006-11-01 00:44:42 +00:00
|
|
|
int re_enable = disable_interrupts();
|
|
|
|
|
|
|
|
/* Reset the 83xx watchdog */
|
2008-10-16 13:01:15 +00:00
|
|
|
volatile immap_t *immr = (immap_t *) CONFIG_SYS_IMMR;
|
2006-11-01 00:44:42 +00:00
|
|
|
immr->wdt.swsrr = 0x556c;
|
|
|
|
immr->wdt.swsrr = 0xaa39;
|
|
|
|
|
|
|
|
if (re_enable)
|
|
|
|
enable_interrupts ();
|
2005-07-28 15:08:46 +00:00
|
|
|
}
|
2006-11-01 00:44:42 +00:00
|
|
|
#endif
|
2006-01-11 22:48:10 +00:00
|
|
|
|
2008-08-31 21:33:26 +00:00
|
|
|
/*
|
|
|
|
* Initializes on-chip ethernet controllers.
|
|
|
|
* to override, implement board_eth_init()
|
2008-06-24 05:57:27 +00:00
|
|
|
*/
|
|
|
|
int cpu_eth_init(bd_t *bis)
|
|
|
|
{
|
2009-06-04 20:12:41 +00:00
|
|
|
#if defined(CONFIG_UEC_ETH)
|
|
|
|
uec_standard_init(bis);
|
2008-10-23 06:32:48 +00:00
|
|
|
#endif
|
2009-06-04 20:12:41 +00:00
|
|
|
|
2008-08-31 21:33:26 +00:00
|
|
|
#if defined(CONFIG_TSEC_ENET)
|
|
|
|
tsec_standard_init(bis);
|
2008-06-24 05:57:27 +00:00
|
|
|
#endif
|
|
|
|
return 0;
|
|
|
|
}
|
2008-10-30 21:50:14 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Initializes on-chip MMC controllers.
|
|
|
|
* to override, implement board_mmc_init()
|
|
|
|
*/
|
|
|
|
int cpu_mmc_init(bd_t *bis)
|
|
|
|
{
|
|
|
|
#ifdef CONFIG_FSL_ESDHC
|
|
|
|
return fsl_esdhc_mmc_init(bis);
|
|
|
|
#else
|
|
|
|
return 0;
|
|
|
|
#endif
|
|
|
|
}
|