2014-10-03 10:21:06 +00:00
|
|
|
/*
|
2015-05-29 08:30:05 +00:00
|
|
|
* Copyright (C) 2012-2015 Masahiro Yamada <yamada.masahiro@socionext.com>
|
2014-10-03 10:21:06 +00:00
|
|
|
*
|
|
|
|
* SPDX-License-Identifier: GPL-2.0+
|
|
|
|
*/
|
|
|
|
|
|
|
|
/* U-boot - Common settings for UniPhier Family */
|
|
|
|
|
|
|
|
#ifndef __CONFIG_UNIPHIER_COMMON_H__
|
|
|
|
#define __CONFIG_UNIPHIER_COMMON_H__
|
|
|
|
|
2015-09-21 15:27:34 +00:00
|
|
|
#if defined(CONFIG_ARCH_UNIPHIER_PH1_SLD3)
|
2014-12-05 15:03:22 +00:00
|
|
|
#define CONFIG_DDR_NUM_CH0 2
|
2015-07-21 05:04:22 +00:00
|
|
|
#define CONFIG_DDR_NUM_CH1 1
|
|
|
|
#define CONFIG_DDR_NUM_CH2 1
|
2014-12-05 15:03:22 +00:00
|
|
|
|
|
|
|
/* Physical start address of SDRAM */
|
|
|
|
#define CONFIG_SDRAM0_BASE 0x80000000
|
|
|
|
#define CONFIG_SDRAM0_SIZE 0x20000000
|
2015-07-21 05:04:22 +00:00
|
|
|
#define CONFIG_SDRAM1_BASE 0xc0000000
|
2014-12-05 15:03:22 +00:00
|
|
|
#define CONFIG_SDRAM1_SIZE 0x20000000
|
2015-07-21 05:04:22 +00:00
|
|
|
#define CONFIG_SDRAM2_BASE 0xc0000000
|
|
|
|
#define CONFIG_SDRAM2_SIZE 0x10000000
|
2014-12-05 15:03:22 +00:00
|
|
|
#endif
|
|
|
|
|
2015-09-21 15:27:34 +00:00
|
|
|
#if defined(CONFIG_ARCH_UNIPHIER_PH1_LD4)
|
2014-12-05 15:03:22 +00:00
|
|
|
#define CONFIG_DDR_NUM_CH0 1
|
|
|
|
#define CONFIG_DDR_NUM_CH1 1
|
|
|
|
|
|
|
|
/* Physical start address of SDRAM */
|
|
|
|
#define CONFIG_SDRAM0_BASE 0x80000000
|
|
|
|
#define CONFIG_SDRAM0_SIZE 0x10000000
|
|
|
|
#define CONFIG_SDRAM1_BASE 0x90000000
|
|
|
|
#define CONFIG_SDRAM1_SIZE 0x10000000
|
|
|
|
#endif
|
|
|
|
|
2015-09-21 15:27:34 +00:00
|
|
|
#if defined(CONFIG_ARCH_UNIPHIER_PH1_PRO4)
|
2015-07-21 05:04:22 +00:00
|
|
|
#define CONFIG_DDR_NUM_CH0 2
|
|
|
|
#define CONFIG_DDR_NUM_CH1 2
|
|
|
|
|
|
|
|
/* Physical start address of SDRAM */
|
|
|
|
#define CONFIG_SDRAM0_BASE 0x80000000
|
|
|
|
#define CONFIG_SDRAM0_SIZE 0x20000000
|
|
|
|
#define CONFIG_SDRAM1_BASE 0xa0000000
|
|
|
|
#define CONFIG_SDRAM1_SIZE 0x20000000
|
|
|
|
#endif
|
|
|
|
|
2015-09-21 15:27:34 +00:00
|
|
|
#if defined(CONFIG_ARCH_UNIPHIER_PH1_SLD8)
|
2014-12-05 15:03:22 +00:00
|
|
|
#define CONFIG_DDR_NUM_CH0 1
|
|
|
|
#define CONFIG_DDR_NUM_CH1 1
|
|
|
|
|
|
|
|
/* Physical start address of SDRAM */
|
|
|
|
#define CONFIG_SDRAM0_BASE 0x80000000
|
|
|
|
#define CONFIG_SDRAM0_SIZE 0x10000000
|
|
|
|
#define CONFIG_SDRAM1_BASE 0x90000000
|
|
|
|
#define CONFIG_SDRAM1_SIZE 0x10000000
|
|
|
|
#endif
|
|
|
|
|
2015-01-13 03:44:39 +00:00
|
|
|
#define CONFIG_I2C_EEPROM
|
|
|
|
#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
|
|
|
|
|
2014-10-23 13:26:10 +00:00
|
|
|
#ifdef CONFIG_SYS_NS16550_SERIAL
|
2014-10-03 10:21:06 +00:00
|
|
|
#define CONFIG_SYS_NS16550
|
|
|
|
#define CONFIG_SYS_NS16550_COM1 CONFIG_SUPPORT_CARD_UART_BASE
|
|
|
|
#define CONFIG_SYS_NS16550_CLK 12288000
|
|
|
|
#define CONFIG_SYS_NS16550_REG_SIZE -2
|
2014-10-23 13:26:10 +00:00
|
|
|
#endif
|
2014-10-03 10:21:06 +00:00
|
|
|
|
2014-12-05 15:03:22 +00:00
|
|
|
/* TODO: move to Kconfig and device tree */
|
|
|
|
#if 0
|
|
|
|
#define CONFIG_SYS_NS16550_SERIAL
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#define CONFIG_SMC911X
|
|
|
|
|
2015-09-21 15:27:32 +00:00
|
|
|
/* dummy: referenced by examples/standalone/smc911x_eeprom.c */
|
|
|
|
#define CONFIG_SMC911X_BASE 0
|
2014-10-03 10:21:06 +00:00
|
|
|
#define CONFIG_SMC911X_32_BIT
|
|
|
|
|
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
* MMU and Cache Setting
|
|
|
|
*----------------------------------------------------------------------*/
|
|
|
|
|
|
|
|
/* Comment out the following to enable L1 cache */
|
|
|
|
/* #define CONFIG_SYS_ICACHE_OFF */
|
|
|
|
/* #define CONFIG_SYS_DCACHE_OFF */
|
|
|
|
|
2015-02-26 17:27:01 +00:00
|
|
|
#define CONFIG_SYS_CACHELINE_SIZE 32
|
|
|
|
|
2014-10-03 10:21:06 +00:00
|
|
|
/* Comment out the following to enable L2 cache */
|
|
|
|
#define CONFIG_UNIPHIER_L2CACHE_ON
|
|
|
|
|
|
|
|
#define CONFIG_DISPLAY_CPUINFO
|
|
|
|
#define CONFIG_DISPLAY_BOARDINFO
|
2015-02-05 05:42:56 +00:00
|
|
|
#define CONFIG_MISC_INIT_F
|
2015-02-05 05:42:54 +00:00
|
|
|
#define CONFIG_BOARD_EARLY_INIT_F
|
2014-12-05 15:03:26 +00:00
|
|
|
#define CONFIG_BOARD_EARLY_INIT_R
|
2014-10-03 10:21:06 +00:00
|
|
|
#define CONFIG_BOARD_LATE_INIT
|
|
|
|
|
|
|
|
#define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
|
|
|
|
|
|
|
|
#define CONFIG_TIMESTAMP
|
|
|
|
|
|
|
|
/* FLASH related */
|
|
|
|
#define CONFIG_MTD_DEVICE
|
|
|
|
|
|
|
|
/*
|
|
|
|
* uncomment the following to disable FLASH related code.
|
|
|
|
*/
|
|
|
|
/* #define CONFIG_SYS_NO_FLASH */
|
|
|
|
|
|
|
|
#define CONFIG_FLASH_CFI_DRIVER
|
|
|
|
#define CONFIG_SYS_FLASH_CFI
|
|
|
|
|
|
|
|
#define CONFIG_SYS_MAX_FLASH_SECT 256
|
|
|
|
#define CONFIG_SYS_MONITOR_BASE 0
|
|
|
|
#define CONFIG_SYS_FLASH_BASE 0
|
|
|
|
|
|
|
|
/*
|
|
|
|
* flash_toggle does not work for out supoort card.
|
|
|
|
* We need to use flash_status_poll.
|
|
|
|
*/
|
|
|
|
#define CONFIG_SYS_CFI_FLASH_STATUS_POLL
|
|
|
|
|
|
|
|
#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
|
|
|
|
|
2015-09-11 11:17:45 +00:00
|
|
|
#define CONFIG_SYS_MAX_FLASH_BANKS_DETECT 1
|
2014-10-03 10:21:06 +00:00
|
|
|
|
|
|
|
/* serial console configuration */
|
|
|
|
#define CONFIG_BAUDRATE 115200
|
|
|
|
|
|
|
|
#define CONFIG_SYS_GENERIC_BOARD
|
|
|
|
|
|
|
|
#if !defined(CONFIG_SPL_BUILD)
|
|
|
|
#define CONFIG_USE_ARCH_MEMSET
|
|
|
|
#define CONFIG_USE_ARCH_MEMCPY
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#define CONFIG_SYS_LONGHELP /* undef to save memory */
|
|
|
|
|
|
|
|
#define CONFIG_CMDLINE_EDITING /* add command line history */
|
|
|
|
#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
|
|
|
|
/* Print Buffer Size */
|
|
|
|
#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
|
|
|
|
#define CONFIG_SYS_MAXARGS 16 /* max number of command */
|
|
|
|
/* Boot Argument Buffer Size */
|
|
|
|
#define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
|
|
|
|
|
|
|
|
#define CONFIG_CONS_INDEX 1
|
|
|
|
|
|
|
|
/*
|
|
|
|
* For NAND booting the environment is embedded in the U-Boot image. Please take
|
|
|
|
* look at the file board/amcc/canyonlands/u-boot-nand.lds for details.
|
|
|
|
*/
|
|
|
|
/* #define CONFIG_ENV_IS_IN_NAND */
|
|
|
|
#define CONFIG_ENV_IS_NOWHERE
|
|
|
|
#define CONFIG_ENV_SIZE 0x2000
|
|
|
|
#define CONFIG_ENV_OFFSET 0x0
|
|
|
|
/* #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + CONFIG_ENV_SIZE) */
|
|
|
|
|
|
|
|
/* Time clock 1MHz */
|
|
|
|
#define CONFIG_SYS_TIMER_RATE 1000000
|
|
|
|
|
|
|
|
/*
|
|
|
|
* By default, ARP timeout is 5 sec.
|
|
|
|
* The first ARP request does not seem to work.
|
|
|
|
* So we need to retry ARP request anyway.
|
|
|
|
* We want to shrink the interval until the second ARP request.
|
|
|
|
*/
|
|
|
|
#define CONFIG_ARP_TIMEOUT 500UL /* 0.5 msec */
|
|
|
|
|
|
|
|
#define CONFIG_SYS_MAX_NAND_DEVICE 1
|
|
|
|
#define CONFIG_SYS_NAND_MAX_CHIPS 2
|
|
|
|
#define CONFIG_SYS_NAND_ONFI_DETECTION
|
|
|
|
|
|
|
|
#define CONFIG_NAND_DENALI_ECC_SIZE 1024
|
|
|
|
|
2015-09-21 15:27:34 +00:00
|
|
|
#ifdef CONFIG_ARCH_UNIPHIER_PH1_SLD3
|
2015-07-21 05:04:22 +00:00
|
|
|
#define CONFIG_SYS_NAND_REGS_BASE 0xf8100000
|
|
|
|
#define CONFIG_SYS_NAND_DATA_BASE 0xf8000000
|
|
|
|
#else
|
2014-10-03 10:21:06 +00:00
|
|
|
#define CONFIG_SYS_NAND_REGS_BASE 0x68100000
|
|
|
|
#define CONFIG_SYS_NAND_DATA_BASE 0x68000000
|
2015-07-21 05:04:22 +00:00
|
|
|
#endif
|
2014-10-03 10:21:06 +00:00
|
|
|
|
|
|
|
#define CONFIG_SYS_NAND_BASE (CONFIG_SYS_NAND_DATA_BASE + 0x10)
|
|
|
|
|
|
|
|
#define CONFIG_SYS_NAND_USE_FLASH_BBT
|
|
|
|
#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
|
|
|
|
|
2014-11-07 09:48:34 +00:00
|
|
|
/* USB */
|
|
|
|
#define CONFIG_USB_MAX_CONTROLLER_COUNT 2
|
2015-02-26 17:27:01 +00:00
|
|
|
#define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS 4
|
2014-11-07 09:48:34 +00:00
|
|
|
#define CONFIG_CMD_FAT
|
|
|
|
#define CONFIG_FAT_WRITE
|
|
|
|
#define CONFIG_DOS_PARTITION
|
|
|
|
|
2014-10-03 10:21:06 +00:00
|
|
|
/* memtest works on */
|
|
|
|
#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
|
|
|
|
#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_SDRAM_BASE + 0x01000000)
|
|
|
|
|
|
|
|
#define CONFIG_BOOTDELAY 3
|
|
|
|
#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Network Configuration
|
|
|
|
*/
|
|
|
|
#define CONFIG_SERVERIP 192.168.11.1
|
|
|
|
#define CONFIG_IPADDR 192.168.11.10
|
|
|
|
#define CONFIG_GATEWAYIP 192.168.11.1
|
|
|
|
#define CONFIG_NETMASK 255.255.255.0
|
|
|
|
|
|
|
|
#define CONFIG_LOADADDR 0x84000000
|
|
|
|
#define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR
|
|
|
|
|
|
|
|
#define CONFIG_CMDLINE_EDITING /* add command line history */
|
|
|
|
|
|
|
|
#define CONFIG_BOOTCOMMAND "run $bootmode"
|
|
|
|
|
|
|
|
#define CONFIG_ROOTPATH "/nfs/root/path"
|
|
|
|
#define CONFIG_NFSBOOTCOMMAND \
|
|
|
|
"setenv bootargs $bootargs root=/dev/nfs rw " \
|
|
|
|
"nfsroot=$serverip:$rootpath " \
|
|
|
|
"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off;" \
|
|
|
|
"tftpboot; bootm;"
|
|
|
|
|
2015-07-21 05:04:18 +00:00
|
|
|
#ifdef CONFIG_FIT
|
|
|
|
#define CONFIG_BOOTFILE "fitImage"
|
|
|
|
#define LINUXBOOT_ENV_SETTINGS \
|
|
|
|
"fit_addr=0x00100000\0" \
|
|
|
|
"fit_addr_r=0x84100000\0" \
|
|
|
|
"fit_size=0x00f00000\0" \
|
2015-09-21 15:27:38 +00:00
|
|
|
"norboot=setexpr fit_addr $nor_base + $fit_addr &&" \
|
2015-07-21 05:04:18 +00:00
|
|
|
"bootm $fit_addr\0" \
|
2015-09-21 15:27:38 +00:00
|
|
|
"nandboot=nand read $fit_addr_r $fit_addr $fit_size &&" \
|
2015-07-21 05:04:19 +00:00
|
|
|
"bootm $fit_addr_r\0" \
|
2015-09-21 15:27:38 +00:00
|
|
|
"tftpboot=tftpboot $fit_addr_r $bootfile &&" \
|
2015-07-21 05:04:18 +00:00
|
|
|
"bootm $fit_addr_r\0"
|
|
|
|
#else
|
|
|
|
#define CONFIG_BOOTFILE "uImage"
|
|
|
|
#define LINUXBOOT_ENV_SETTINGS \
|
|
|
|
"fdt_addr=0x00100000\0" \
|
|
|
|
"fdt_addr_r=0x84100000\0" \
|
|
|
|
"fdt_size=0x00008000\0" \
|
2015-07-21 05:04:19 +00:00
|
|
|
"fdt_file=" CONFIG_DEFAULT_DEVICE_TREE ".dtb\0" \
|
2015-07-21 05:04:18 +00:00
|
|
|
"kernel_addr=0x00200000\0" \
|
|
|
|
"kernel_addr_r=0x84200000\0" \
|
|
|
|
"kernel_size=0x00800000\0" \
|
|
|
|
"ramdisk_addr=0x00a00000\0" \
|
|
|
|
"ramdisk_addr_r=0x84a00000\0" \
|
|
|
|
"ramdisk_size=0x00600000\0" \
|
2015-07-21 05:04:19 +00:00
|
|
|
"ramdisk_file=rootfs.cpio.uboot\0" \
|
2015-09-21 15:27:38 +00:00
|
|
|
"norboot=setexpr kernel_addr $nor_base + $kernel_addr &&" \
|
2015-09-11 11:17:47 +00:00
|
|
|
"setexpr ramdisk_addr $nor_base + $ramdisk_addr &&" \
|
|
|
|
"setexpr fdt_addr $nor_base + $fdt_addr &&" \
|
2015-07-21 05:04:18 +00:00
|
|
|
"bootm $kernel_addr $ramdisk_addr $fdt_addr\0" \
|
2015-09-21 15:27:38 +00:00
|
|
|
"nandboot=nand read $kernel_addr_r $kernel_addr $kernel_size &&" \
|
2015-07-21 05:04:18 +00:00
|
|
|
"nand read $ramdisk_addr_r $ramdisk_addr $ramdisk_size &&" \
|
|
|
|
"nand read $fdt_addr_r $fdt_addr $fdt_size &&" \
|
2015-07-21 05:04:19 +00:00
|
|
|
"bootm $kernel_addr_r $ramdisk_addr_r $fdt_addr_r\0" \
|
2015-09-21 15:27:38 +00:00
|
|
|
"tftpboot=tftpboot $kernel_addr_r $bootfile &&" \
|
2015-07-21 05:04:19 +00:00
|
|
|
"tftpboot $ramdisk_addr_r $ramdisk_file &&" \
|
|
|
|
"tftpboot $fdt_addr_r $fdt_file &&" \
|
2015-07-21 05:04:18 +00:00
|
|
|
"bootm $kernel_addr_r $ramdisk_addr_r $fdt_addr_r\0"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#define CONFIG_EXTRA_ENV_SETTINGS \
|
|
|
|
"netdev=eth0\0" \
|
|
|
|
"verify=n\0" \
|
2015-09-11 11:17:47 +00:00
|
|
|
"norbase=0x42000000\0" \
|
2015-07-21 05:04:18 +00:00
|
|
|
"nandupdate=nand erase 0 0x00100000 &&" \
|
2015-08-28 11:13:18 +00:00
|
|
|
"tftpboot u-boot-spl-dtb.bin &&" \
|
2015-07-21 05:04:18 +00:00
|
|
|
"nand write $loadaddr 0 0x00010000 &&" \
|
|
|
|
"tftpboot u-boot-dtb.img &&" \
|
|
|
|
"nand write $loadaddr 0x00010000 0x000f0000\0" \
|
|
|
|
LINUXBOOT_ENV_SETTINGS
|
2014-10-03 10:21:06 +00:00
|
|
|
|
|
|
|
/* Open Firmware flat tree */
|
|
|
|
#define CONFIG_OF_LIBFDT
|
|
|
|
|
2015-09-11 11:17:49 +00:00
|
|
|
#define CONFIG_SYS_SDRAM_BASE 0x80000000
|
2014-10-03 10:21:06 +00:00
|
|
|
#define CONFIG_NR_DRAM_BANKS 2
|
|
|
|
|
2015-09-21 15:27:34 +00:00
|
|
|
#if defined(CONFIG_ARCH_UNIPHIER_PH1_SLD3) || \
|
|
|
|
defined(CONFIG_ARCH_UNIPHIER_PH1_LD4) || \
|
|
|
|
defined(CONFIG_ARCH_UNIPHIER_PH1_SLD8)
|
2014-12-05 15:03:22 +00:00
|
|
|
#define CONFIG_SPL_TEXT_BASE 0x00040000
|
|
|
|
#endif
|
2015-09-21 15:27:34 +00:00
|
|
|
#if defined(CONFIG_ARCH_UNIPHIER_PH1_PRO4)
|
2014-12-05 15:03:22 +00:00
|
|
|
#define CONFIG_SPL_TEXT_BASE 0x00100000
|
|
|
|
#endif
|
|
|
|
|
2015-03-22 15:07:26 +00:00
|
|
|
#define CONFIG_SPL_STACK (0x0ff08000)
|
2015-03-22 15:07:28 +00:00
|
|
|
#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_TEXT_BASE)
|
2014-10-03 10:21:06 +00:00
|
|
|
|
2015-03-22 15:07:24 +00:00
|
|
|
#define CONFIG_PANIC_HANG
|
|
|
|
|
2014-10-03 10:21:06 +00:00
|
|
|
#define CONFIG_SPL_FRAMEWORK
|
2015-03-22 15:07:25 +00:00
|
|
|
#define CONFIG_SPL_SERIAL_SUPPORT
|
2014-10-03 10:21:06 +00:00
|
|
|
#define CONFIG_SPL_NAND_SUPPORT
|
|
|
|
|
|
|
|
#define CONFIG_SPL_LIBCOMMON_SUPPORT /* for mem_malloc_init */
|
|
|
|
#define CONFIG_SPL_LIBGENERIC_SUPPORT
|
|
|
|
|
|
|
|
#define CONFIG_SPL_BOARD_INIT
|
|
|
|
|
|
|
|
#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x10000
|
|
|
|
|
2015-03-22 15:07:27 +00:00
|
|
|
#define CONFIG_SPL_MAX_FOOTPRINT 0x10000
|
|
|
|
|
2014-10-03 10:21:06 +00:00
|
|
|
#endif /* __CONFIG_UNIPHIER_COMMON_H__ */
|