2018-05-06 21:58:06 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
2015-11-11 09:58:37 +00:00
|
|
|
/*
|
|
|
|
* Copyright 2015 Freescale Semiconductor, Inc.
|
2020-07-02 03:13:03 +00:00
|
|
|
* Copyright 2019-2020 NXP
|
2015-11-11 09:58:37 +00:00
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
|
|
|
#include <i2c.h>
|
|
|
|
#include <fdt_support.h>
|
2017-04-06 18:47:04 +00:00
|
|
|
#include <fsl_ddr_sdram.h>
|
2020-05-10 17:40:02 +00:00
|
|
|
#include <init.h>
|
2020-05-10 17:40:05 +00:00
|
|
|
#include <log.h>
|
2020-10-31 03:38:53 +00:00
|
|
|
#include <asm/global_data.h>
|
2015-11-11 09:58:37 +00:00
|
|
|
#include <asm/io.h>
|
|
|
|
#include <asm/arch/clock.h>
|
|
|
|
#include <asm/arch/fsl_serdes.h>
|
2017-04-14 06:48:21 +00:00
|
|
|
#include <asm/arch/ppa.h>
|
2015-11-11 09:58:37 +00:00
|
|
|
#include <asm/arch/fdt.h>
|
2017-03-06 17:02:34 +00:00
|
|
|
#include <asm/arch/mmu.h>
|
2018-11-05 18:02:48 +00:00
|
|
|
#include <asm/arch/cpu.h>
|
2015-11-11 09:58:37 +00:00
|
|
|
#include <asm/arch/soc.h>
|
2018-08-27 14:33:59 +00:00
|
|
|
#include <asm/arch-fsl-layerscape/fsl_icid.h>
|
2015-11-11 09:58:37 +00:00
|
|
|
#include <ahci.h>
|
|
|
|
#include <hwconfig.h>
|
|
|
|
#include <mmc.h>
|
|
|
|
#include <scsi.h>
|
|
|
|
#include <fm_eth.h>
|
|
|
|
#include <fsl_esdhc.h>
|
|
|
|
#include <fsl_ifc.h>
|
|
|
|
#include <spl.h>
|
2021-06-22 23:39:31 +00:00
|
|
|
#include "../common/i2c_mux.h"
|
2015-11-11 09:58:37 +00:00
|
|
|
|
|
|
|
#include "../common/qixis.h"
|
|
|
|
#include "ls1043aqds_qixis.h"
|
|
|
|
|
|
|
|
DECLARE_GLOBAL_DATA_PTR;
|
|
|
|
|
|
|
|
enum {
|
|
|
|
MUX_TYPE_GPIO,
|
|
|
|
};
|
|
|
|
|
|
|
|
/* LS1043AQDS serdes mux */
|
|
|
|
#define CFG_SD_MUX1_SLOT2 0x0 /* SLOT2 TX/RX0 */
|
|
|
|
#define CFG_SD_MUX1_SLOT1 0x1 /* SLOT1 TX/RX1 */
|
|
|
|
#define CFG_SD_MUX2_SLOT3 0x0 /* SLOT3 TX/RX0 */
|
|
|
|
#define CFG_SD_MUX2_SLOT1 0x1 /* SLOT1 TX/RX2 */
|
|
|
|
#define CFG_SD_MUX3_SLOT4 0x0 /* SLOT4 TX/RX0 */
|
|
|
|
#define CFG_SD_MUX3_MUX4 0x1 /* MUX4 */
|
|
|
|
#define CFG_SD_MUX4_SLOT3 0x0 /* SLOT3 TX/RX1 */
|
|
|
|
#define CFG_SD_MUX4_SLOT1 0x1 /* SLOT1 TX/RX3 */
|
2016-01-21 09:14:53 +00:00
|
|
|
#define CFG_UART_MUX_MASK 0x6
|
|
|
|
#define CFG_UART_MUX_SHIFT 1
|
|
|
|
#define CFG_LPUART_EN 0x1
|
2015-11-11 09:58:37 +00:00
|
|
|
|
2018-11-05 18:02:48 +00:00
|
|
|
#ifdef CONFIG_TFABOOT
|
|
|
|
struct ifc_regs ifc_cfg_nor_boot[CONFIG_SYS_FSL_IFC_BANK_COUNT] = {
|
|
|
|
{
|
|
|
|
"nor0",
|
|
|
|
CONFIG_SYS_NOR0_CSPR,
|
|
|
|
CONFIG_SYS_NOR0_CSPR_EXT,
|
|
|
|
CONFIG_SYS_NOR_AMASK,
|
|
|
|
CONFIG_SYS_NOR_CSOR,
|
|
|
|
{
|
|
|
|
CONFIG_SYS_NOR_FTIM0,
|
|
|
|
CONFIG_SYS_NOR_FTIM1,
|
|
|
|
CONFIG_SYS_NOR_FTIM2,
|
|
|
|
CONFIG_SYS_NOR_FTIM3
|
|
|
|
},
|
|
|
|
|
|
|
|
},
|
|
|
|
{
|
|
|
|
"nor1",
|
|
|
|
CONFIG_SYS_NOR1_CSPR,
|
|
|
|
CONFIG_SYS_NOR1_CSPR_EXT,
|
|
|
|
CONFIG_SYS_NOR_AMASK,
|
|
|
|
CONFIG_SYS_NOR_CSOR,
|
|
|
|
{
|
|
|
|
CONFIG_SYS_NOR_FTIM0,
|
|
|
|
CONFIG_SYS_NOR_FTIM1,
|
|
|
|
CONFIG_SYS_NOR_FTIM2,
|
|
|
|
CONFIG_SYS_NOR_FTIM3
|
|
|
|
},
|
|
|
|
},
|
|
|
|
{
|
|
|
|
"nand",
|
|
|
|
CONFIG_SYS_NAND_CSPR,
|
|
|
|
CONFIG_SYS_NAND_CSPR_EXT,
|
|
|
|
CONFIG_SYS_NAND_AMASK,
|
|
|
|
CONFIG_SYS_NAND_CSOR,
|
|
|
|
{
|
|
|
|
CONFIG_SYS_NAND_FTIM0,
|
|
|
|
CONFIG_SYS_NAND_FTIM1,
|
|
|
|
CONFIG_SYS_NAND_FTIM2,
|
|
|
|
CONFIG_SYS_NAND_FTIM3
|
|
|
|
},
|
|
|
|
},
|
|
|
|
{
|
|
|
|
"fpga",
|
|
|
|
CONFIG_SYS_FPGA_CSPR,
|
|
|
|
CONFIG_SYS_FPGA_CSPR_EXT,
|
|
|
|
CONFIG_SYS_FPGA_AMASK,
|
|
|
|
CONFIG_SYS_FPGA_CSOR,
|
|
|
|
{
|
|
|
|
CONFIG_SYS_FPGA_FTIM0,
|
|
|
|
CONFIG_SYS_FPGA_FTIM1,
|
|
|
|
CONFIG_SYS_FPGA_FTIM2,
|
|
|
|
CONFIG_SYS_FPGA_FTIM3
|
|
|
|
},
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
|
|
|
struct ifc_regs ifc_cfg_nand_boot[CONFIG_SYS_FSL_IFC_BANK_COUNT] = {
|
|
|
|
{
|
|
|
|
"nand",
|
|
|
|
CONFIG_SYS_NAND_CSPR,
|
|
|
|
CONFIG_SYS_NAND_CSPR_EXT,
|
|
|
|
CONFIG_SYS_NAND_AMASK,
|
|
|
|
CONFIG_SYS_NAND_CSOR,
|
|
|
|
{
|
|
|
|
CONFIG_SYS_NAND_FTIM0,
|
|
|
|
CONFIG_SYS_NAND_FTIM1,
|
|
|
|
CONFIG_SYS_NAND_FTIM2,
|
|
|
|
CONFIG_SYS_NAND_FTIM3
|
|
|
|
},
|
|
|
|
},
|
|
|
|
{
|
|
|
|
"nor0",
|
|
|
|
CONFIG_SYS_NOR0_CSPR,
|
|
|
|
CONFIG_SYS_NOR0_CSPR_EXT,
|
|
|
|
CONFIG_SYS_NOR_AMASK,
|
|
|
|
CONFIG_SYS_NOR_CSOR,
|
|
|
|
{
|
|
|
|
CONFIG_SYS_NOR_FTIM0,
|
|
|
|
CONFIG_SYS_NOR_FTIM1,
|
|
|
|
CONFIG_SYS_NOR_FTIM2,
|
|
|
|
CONFIG_SYS_NOR_FTIM3
|
|
|
|
},
|
|
|
|
},
|
|
|
|
{
|
|
|
|
"nor1",
|
|
|
|
CONFIG_SYS_NOR1_CSPR,
|
|
|
|
CONFIG_SYS_NOR1_CSPR_EXT,
|
|
|
|
CONFIG_SYS_NOR_AMASK,
|
|
|
|
CONFIG_SYS_NOR_CSOR,
|
|
|
|
{
|
|
|
|
CONFIG_SYS_NOR_FTIM0,
|
|
|
|
CONFIG_SYS_NOR_FTIM1,
|
|
|
|
CONFIG_SYS_NOR_FTIM2,
|
|
|
|
CONFIG_SYS_NOR_FTIM3
|
|
|
|
},
|
|
|
|
},
|
|
|
|
{
|
|
|
|
"fpga",
|
|
|
|
CONFIG_SYS_FPGA_CSPR,
|
|
|
|
CONFIG_SYS_FPGA_CSPR_EXT,
|
|
|
|
CONFIG_SYS_FPGA_AMASK,
|
|
|
|
CONFIG_SYS_FPGA_CSOR,
|
|
|
|
{
|
|
|
|
CONFIG_SYS_FPGA_FTIM0,
|
|
|
|
CONFIG_SYS_FPGA_FTIM1,
|
|
|
|
CONFIG_SYS_FPGA_FTIM2,
|
|
|
|
CONFIG_SYS_FPGA_FTIM3
|
|
|
|
},
|
|
|
|
}
|
|
|
|
};
|
|
|
|
|
|
|
|
void ifc_cfg_boot_info(struct ifc_regs_info *regs_info)
|
|
|
|
{
|
|
|
|
enum boot_src src = get_boot_src();
|
|
|
|
|
|
|
|
if (src == BOOT_SOURCE_IFC_NAND)
|
|
|
|
regs_info->regs = ifc_cfg_nand_boot;
|
|
|
|
else
|
|
|
|
regs_info->regs = ifc_cfg_nor_boot;
|
|
|
|
regs_info->cs_size = CONFIG_SYS_FSL_IFC_BANK_COUNT;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2015-11-11 09:58:37 +00:00
|
|
|
int checkboard(void)
|
|
|
|
{
|
2018-11-05 18:02:48 +00:00
|
|
|
#ifdef CONFIG_TFABOOT
|
|
|
|
enum boot_src src = get_boot_src();
|
|
|
|
#endif
|
2015-11-11 09:58:37 +00:00
|
|
|
char buf[64];
|
2016-06-13 03:20:30 +00:00
|
|
|
#ifndef CONFIG_SD_BOOT
|
2015-11-11 09:58:37 +00:00
|
|
|
u8 sw;
|
|
|
|
#endif
|
|
|
|
|
|
|
|
puts("Board: LS1043AQDS, boot from ");
|
|
|
|
|
2018-11-05 18:02:48 +00:00
|
|
|
#ifdef CONFIG_TFABOOT
|
|
|
|
if (src == BOOT_SOURCE_SD_MMC)
|
|
|
|
puts("SD\n");
|
|
|
|
else {
|
|
|
|
#endif
|
|
|
|
|
2015-11-11 09:58:37 +00:00
|
|
|
#ifdef CONFIG_SD_BOOT
|
|
|
|
puts("SD\n");
|
|
|
|
#else
|
|
|
|
sw = QIXIS_READ(brdcfg[0]);
|
|
|
|
sw = (sw & QIXIS_LBMAP_MASK) >> QIXIS_LBMAP_SHIFT;
|
|
|
|
|
|
|
|
if (sw < 0x8)
|
|
|
|
printf("vBank: %d\n", sw);
|
|
|
|
else if (sw == 0x8)
|
|
|
|
puts("PromJet\n");
|
|
|
|
else if (sw == 0x9)
|
|
|
|
puts("NAND\n");
|
2016-06-13 03:20:30 +00:00
|
|
|
else if (sw == 0xF)
|
|
|
|
printf("QSPI\n");
|
2015-11-11 09:58:37 +00:00
|
|
|
else
|
|
|
|
printf("invalid setting of SW%u\n", QIXIS_LBMAP_SWITCH);
|
|
|
|
#endif
|
|
|
|
|
2018-11-05 18:02:48 +00:00
|
|
|
#ifdef CONFIG_TFABOOT
|
|
|
|
}
|
|
|
|
#endif
|
2015-11-11 09:58:37 +00:00
|
|
|
printf("Sys ID: 0x%02x, Sys Ver: 0x%02x\n",
|
|
|
|
QIXIS_READ(id), QIXIS_READ(arch));
|
|
|
|
|
|
|
|
printf("FPGA: v%d (%s), build %d\n",
|
|
|
|
(int)QIXIS_READ(scver), qixis_read_tag(buf),
|
|
|
|
(int)qixis_read_minor());
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
bool if_board_diff_clk(void)
|
|
|
|
{
|
|
|
|
u8 diff_conf = QIXIS_READ(brdcfg[11]);
|
|
|
|
|
|
|
|
return diff_conf & 0x40;
|
|
|
|
}
|
|
|
|
|
|
|
|
unsigned long get_board_sys_clk(void)
|
|
|
|
{
|
|
|
|
u8 sysclk_conf = QIXIS_READ(brdcfg[1]);
|
|
|
|
|
|
|
|
switch (sysclk_conf & 0x0f) {
|
|
|
|
case QIXIS_SYSCLK_64:
|
|
|
|
return 64000000;
|
|
|
|
case QIXIS_SYSCLK_83:
|
|
|
|
return 83333333;
|
|
|
|
case QIXIS_SYSCLK_100:
|
|
|
|
return 100000000;
|
|
|
|
case QIXIS_SYSCLK_125:
|
|
|
|
return 125000000;
|
|
|
|
case QIXIS_SYSCLK_133:
|
|
|
|
return 133333333;
|
|
|
|
case QIXIS_SYSCLK_150:
|
|
|
|
return 150000000;
|
|
|
|
case QIXIS_SYSCLK_160:
|
|
|
|
return 160000000;
|
|
|
|
case QIXIS_SYSCLK_166:
|
|
|
|
return 166666666;
|
|
|
|
}
|
|
|
|
|
|
|
|
return 66666666;
|
|
|
|
}
|
|
|
|
|
|
|
|
unsigned long get_board_ddr_clk(void)
|
|
|
|
{
|
|
|
|
u8 ddrclk_conf = QIXIS_READ(brdcfg[1]);
|
|
|
|
|
|
|
|
if (if_board_diff_clk())
|
|
|
|
return get_board_sys_clk();
|
|
|
|
switch ((ddrclk_conf & 0x30) >> 4) {
|
|
|
|
case QIXIS_DDRCLK_100:
|
|
|
|
return 100000000;
|
|
|
|
case QIXIS_DDRCLK_125:
|
|
|
|
return 125000000;
|
|
|
|
case QIXIS_DDRCLK_133:
|
|
|
|
return 133333333;
|
|
|
|
}
|
|
|
|
|
|
|
|
return 66666666;
|
|
|
|
}
|
|
|
|
|
|
|
|
int dram_init(void)
|
|
|
|
{
|
|
|
|
/*
|
|
|
|
* When resuming from deep sleep, the I2C channel may not be
|
|
|
|
* in the default channel. So, switch to the default channel
|
|
|
|
* before accessing DDR SPD.
|
2020-02-05 14:02:16 +00:00
|
|
|
*
|
|
|
|
* PCA9547 mount on I2C1 bus
|
2015-11-11 09:58:37 +00:00
|
|
|
*/
|
2020-02-05 14:02:16 +00:00
|
|
|
select_i2c_ch_pca9547(I2C_MUX_CH_DEFAULT, 0);
|
2017-04-06 18:47:04 +00:00
|
|
|
fsl_initdram();
|
2018-11-05 18:02:48 +00:00
|
|
|
#if (!defined(CONFIG_SPL) && !defined(CONFIG_TFABOOT)) || \
|
|
|
|
defined(CONFIG_SPL_BUILD)
|
2017-03-06 17:02:34 +00:00
|
|
|
/* This will break-before-make MMU for DDR */
|
|
|
|
update_early_mmu_table();
|
|
|
|
#endif
|
2015-11-11 09:58:37 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
int i2c_multiplexer_select_vid_channel(u8 channel)
|
|
|
|
{
|
2020-02-05 14:02:16 +00:00
|
|
|
return select_i2c_ch_pca9547(channel, 0);
|
2015-11-11 09:58:37 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
void board_retimer_init(void)
|
|
|
|
{
|
|
|
|
u8 reg;
|
2020-02-05 14:02:16 +00:00
|
|
|
int bus_num = 0;
|
2015-11-11 09:58:37 +00:00
|
|
|
|
|
|
|
/* Retimer is connected to I2C1_CH7_CH5 */
|
2020-02-05 14:02:16 +00:00
|
|
|
select_i2c_ch_pca9547(I2C_MUX_CH7, bus_num);
|
2015-11-11 09:58:37 +00:00
|
|
|
reg = I2C_MUX_CH5;
|
2021-02-09 11:52:45 +00:00
|
|
|
#if CONFIG_IS_ENABLED(DM_I2C)
|
2020-02-05 14:02:16 +00:00
|
|
|
struct udevice *dev;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
ret = i2c_get_chip_for_busnum(bus_num, I2C_MUX_PCA_ADDR_SEC,
|
|
|
|
1, &dev);
|
|
|
|
if (ret) {
|
|
|
|
printf("%s: Cannot find udev for a bus %d\n", __func__,
|
|
|
|
bus_num);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
dm_i2c_write(dev, 0, ®, 1);
|
|
|
|
|
|
|
|
/* Access to Control/Shared register */
|
|
|
|
ret = i2c_get_chip_for_busnum(bus_num, I2C_RETIMER_ADDR,
|
|
|
|
1, &dev);
|
|
|
|
if (ret) {
|
|
|
|
printf("%s: Cannot find udev for a bus %d\n", __func__,
|
|
|
|
bus_num);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
reg = 0x0;
|
|
|
|
dm_i2c_write(dev, 0xff, ®, 1);
|
|
|
|
|
|
|
|
/* Read device revision and ID */
|
|
|
|
dm_i2c_read(dev, 1, ®, 1);
|
|
|
|
debug("Retimer version id = 0x%x\n", reg);
|
|
|
|
|
|
|
|
/* Enable Broadcast. All writes target all channel register sets */
|
|
|
|
reg = 0x0c;
|
|
|
|
dm_i2c_write(dev, 0xff, ®, 1);
|
|
|
|
|
|
|
|
/* Reset Channel Registers */
|
|
|
|
dm_i2c_read(dev, 0, ®, 1);
|
|
|
|
reg |= 0x4;
|
|
|
|
dm_i2c_write(dev, 0, ®, 1);
|
|
|
|
|
|
|
|
/* Enable override divider select and Enable Override Output Mux */
|
|
|
|
dm_i2c_read(dev, 9, ®, 1);
|
|
|
|
reg |= 0x24;
|
|
|
|
dm_i2c_write(dev, 9, ®, 1);
|
|
|
|
|
|
|
|
/* Select VCO Divider to full rate (000) */
|
|
|
|
dm_i2c_read(dev, 0x18, ®, 1);
|
|
|
|
reg &= 0x8f;
|
|
|
|
dm_i2c_write(dev, 0x18, ®, 1);
|
|
|
|
|
|
|
|
/* Selects active PFD MUX Input as Re-timed Data (001) */
|
|
|
|
dm_i2c_read(dev, 0x1e, ®, 1);
|
|
|
|
reg &= 0x3f;
|
|
|
|
reg |= 0x20;
|
|
|
|
dm_i2c_write(dev, 0x1e, ®, 1);
|
|
|
|
|
|
|
|
/* Set data rate as 10.3125 Gbps */
|
|
|
|
reg = 0x0;
|
|
|
|
dm_i2c_write(dev, 0x60, ®, 1);
|
|
|
|
reg = 0xb2;
|
|
|
|
dm_i2c_write(dev, 0x61, ®, 1);
|
|
|
|
reg = 0x90;
|
|
|
|
dm_i2c_write(dev, 0x62, ®, 1);
|
|
|
|
reg = 0xb3;
|
|
|
|
dm_i2c_write(dev, 0x63, ®, 1);
|
|
|
|
reg = 0xcd;
|
|
|
|
dm_i2c_write(dev, 0x64, ®, 1);
|
|
|
|
#else
|
2015-11-11 09:58:37 +00:00
|
|
|
i2c_write(I2C_MUX_PCA_ADDR_SEC, 0, 1, ®, 1);
|
|
|
|
|
|
|
|
/* Access to Control/Shared register */
|
|
|
|
reg = 0x0;
|
|
|
|
i2c_write(I2C_RETIMER_ADDR, 0xff, 1, ®, 1);
|
|
|
|
|
|
|
|
/* Read device revision and ID */
|
|
|
|
i2c_read(I2C_RETIMER_ADDR, 1, 1, ®, 1);
|
|
|
|
debug("Retimer version id = 0x%x\n", reg);
|
|
|
|
|
|
|
|
/* Enable Broadcast. All writes target all channel register sets */
|
|
|
|
reg = 0x0c;
|
|
|
|
i2c_write(I2C_RETIMER_ADDR, 0xff, 1, ®, 1);
|
|
|
|
|
|
|
|
/* Reset Channel Registers */
|
|
|
|
i2c_read(I2C_RETIMER_ADDR, 0, 1, ®, 1);
|
|
|
|
reg |= 0x4;
|
|
|
|
i2c_write(I2C_RETIMER_ADDR, 0, 1, ®, 1);
|
|
|
|
|
|
|
|
/* Enable override divider select and Enable Override Output Mux */
|
|
|
|
i2c_read(I2C_RETIMER_ADDR, 9, 1, ®, 1);
|
|
|
|
reg |= 0x24;
|
|
|
|
i2c_write(I2C_RETIMER_ADDR, 9, 1, ®, 1);
|
|
|
|
|
|
|
|
/* Select VCO Divider to full rate (000) */
|
|
|
|
i2c_read(I2C_RETIMER_ADDR, 0x18, 1, ®, 1);
|
|
|
|
reg &= 0x8f;
|
|
|
|
i2c_write(I2C_RETIMER_ADDR, 0x18, 1, ®, 1);
|
|
|
|
|
|
|
|
/* Selects active PFD MUX Input as Re-timed Data (001) */
|
|
|
|
i2c_read(I2C_RETIMER_ADDR, 0x1e, 1, ®, 1);
|
|
|
|
reg &= 0x3f;
|
|
|
|
reg |= 0x20;
|
|
|
|
i2c_write(I2C_RETIMER_ADDR, 0x1e, 1, ®, 1);
|
|
|
|
|
|
|
|
/* Set data rate as 10.3125 Gbps */
|
|
|
|
reg = 0x0;
|
|
|
|
i2c_write(I2C_RETIMER_ADDR, 0x60, 1, ®, 1);
|
|
|
|
reg = 0xb2;
|
|
|
|
i2c_write(I2C_RETIMER_ADDR, 0x61, 1, ®, 1);
|
|
|
|
reg = 0x90;
|
|
|
|
i2c_write(I2C_RETIMER_ADDR, 0x62, 1, ®, 1);
|
|
|
|
reg = 0xb3;
|
|
|
|
i2c_write(I2C_RETIMER_ADDR, 0x63, 1, ®, 1);
|
|
|
|
reg = 0xcd;
|
|
|
|
i2c_write(I2C_RETIMER_ADDR, 0x64, 1, ®, 1);
|
2020-02-05 14:02:16 +00:00
|
|
|
#endif
|
2016-03-09 05:38:24 +00:00
|
|
|
|
|
|
|
/* Return the default channel */
|
2020-02-05 14:02:16 +00:00
|
|
|
select_i2c_ch_pca9547(I2C_MUX_CH_DEFAULT, bus_num);
|
2015-11-11 09:58:37 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
int board_early_init_f(void)
|
|
|
|
{
|
2020-07-02 03:13:03 +00:00
|
|
|
u32 __iomem *cntcr = (u32 *)CONFIG_SYS_FSL_TIMER_ADDR;
|
2016-02-16 05:12:53 +00:00
|
|
|
#ifdef CONFIG_HAS_FSL_XHCI_USB
|
|
|
|
struct ccsr_scfg *scfg = (struct ccsr_scfg *)CONFIG_SYS_FSL_SCFG_ADDR;
|
|
|
|
u32 usb_pwrfault;
|
|
|
|
#endif
|
2016-01-21 09:14:53 +00:00
|
|
|
#ifdef CONFIG_LPUART
|
|
|
|
u8 uart;
|
|
|
|
#endif
|
2016-06-13 03:20:31 +00:00
|
|
|
|
2020-07-02 03:13:03 +00:00
|
|
|
/*
|
|
|
|
* Enable secure system counter for timer
|
|
|
|
*/
|
|
|
|
out_le32(cntcr, 0x1);
|
|
|
|
|
2021-08-19 03:12:25 +00:00
|
|
|
#if defined(CONFIG_SYS_I2C_EARLY_INIT)
|
2016-06-13 03:20:31 +00:00
|
|
|
i2c_early_init_f();
|
|
|
|
#endif
|
2015-11-11 09:58:37 +00:00
|
|
|
fsl_lsch2_early_init_f();
|
2016-02-16 05:12:53 +00:00
|
|
|
|
|
|
|
#ifdef CONFIG_HAS_FSL_XHCI_USB
|
|
|
|
out_be32(&scfg->rcwpmuxcr0, 0x3333);
|
|
|
|
out_be32(&scfg->usbdrvvbus_selcr, SCFG_USBDRVVBUS_SELCR_USB1);
|
|
|
|
usb_pwrfault =
|
2016-05-30 06:26:55 +00:00
|
|
|
(SCFG_USBPWRFAULT_DEDICATED << SCFG_USBPWRFAULT_USB3_SHIFT) |
|
|
|
|
(SCFG_USBPWRFAULT_DEDICATED << SCFG_USBPWRFAULT_USB2_SHIFT) |
|
2016-02-16 05:12:53 +00:00
|
|
|
(SCFG_USBPWRFAULT_SHARED << SCFG_USBPWRFAULT_USB1_SHIFT);
|
|
|
|
out_be32(&scfg->usbpwrfault_selcr, usb_pwrfault);
|
|
|
|
#endif
|
|
|
|
|
2016-01-21 09:14:53 +00:00
|
|
|
#ifdef CONFIG_LPUART
|
|
|
|
/* We use lpuart0 as system console */
|
|
|
|
uart = QIXIS_READ(brdcfg[14]);
|
|
|
|
uart &= ~CFG_UART_MUX_MASK;
|
|
|
|
uart |= CFG_LPUART_EN << CFG_UART_MUX_SHIFT;
|
|
|
|
QIXIS_WRITE(brdcfg[14], uart);
|
|
|
|
#endif
|
2015-11-11 09:58:37 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
#ifdef CONFIG_FSL_DEEP_SLEEP
|
|
|
|
/* determine if it is a warm boot */
|
|
|
|
bool is_warm_boot(void)
|
|
|
|
{
|
|
|
|
#define DCFG_CCSR_CRSTSR_WDRFR (1 << 3)
|
|
|
|
struct ccsr_gur __iomem *gur = (void *)CONFIG_SYS_FSL_GUTS_ADDR;
|
|
|
|
|
|
|
|
if (in_be32(&gur->crstsr) & DCFG_CCSR_CRSTSR_WDRFR)
|
|
|
|
return 1;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
int config_board_mux(int ctrl_type)
|
|
|
|
{
|
|
|
|
u8 reg14;
|
|
|
|
|
|
|
|
reg14 = QIXIS_READ(brdcfg[14]);
|
|
|
|
|
|
|
|
switch (ctrl_type) {
|
|
|
|
case MUX_TYPE_GPIO:
|
|
|
|
reg14 = (reg14 & (~0x30)) | 0x20;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
puts("Unsupported mux interface type\n");
|
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
|
|
|
|
QIXIS_WRITE(brdcfg[14], reg14);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
int config_serdes_mux(void)
|
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
#ifdef CONFIG_MISC_INIT_R
|
|
|
|
int misc_init_r(void)
|
|
|
|
{
|
|
|
|
if (hwconfig("gpio"))
|
|
|
|
config_board_mux(MUX_TYPE_GPIO);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
int board_init(void)
|
|
|
|
{
|
2016-08-02 11:03:27 +00:00
|
|
|
#ifdef CONFIG_SYS_FSL_ERRATUM_A010315
|
|
|
|
erratum_a010315();
|
|
|
|
#endif
|
|
|
|
|
2020-02-05 14:02:16 +00:00
|
|
|
select_i2c_ch_pca9547(I2C_MUX_CH_DEFAULT, 0);
|
2015-11-11 09:58:37 +00:00
|
|
|
board_retimer_init();
|
|
|
|
|
|
|
|
#ifdef CONFIG_SYS_FSL_SERDES
|
|
|
|
config_serdes_mux();
|
|
|
|
#endif
|
|
|
|
|
2017-04-14 06:48:21 +00:00
|
|
|
#ifdef CONFIG_FSL_LS_PPA
|
|
|
|
ppa_init();
|
|
|
|
#endif
|
|
|
|
|
2015-11-11 09:58:37 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
#ifdef CONFIG_OF_BOARD_SETUP
|
2020-06-26 06:13:33 +00:00
|
|
|
int ft_board_setup(void *blob, struct bd_info *bd)
|
2015-11-11 09:58:37 +00:00
|
|
|
{
|
2016-01-04 03:03:44 +00:00
|
|
|
u64 base[CONFIG_NR_DRAM_BANKS];
|
|
|
|
u64 size[CONFIG_NR_DRAM_BANKS];
|
2016-07-21 04:39:27 +00:00
|
|
|
u8 reg;
|
2016-01-04 03:03:44 +00:00
|
|
|
|
|
|
|
/* fixup DT for the two DDR banks */
|
|
|
|
base[0] = gd->bd->bi_dram[0].start;
|
|
|
|
size[0] = gd->bd->bi_dram[0].size;
|
|
|
|
base[1] = gd->bd->bi_dram[1].start;
|
|
|
|
size[1] = gd->bd->bi_dram[1].size;
|
|
|
|
|
|
|
|
fdt_fixup_memory_banks(blob, base, size, 2);
|
2015-11-11 09:58:37 +00:00
|
|
|
ft_cpu_setup(blob, bd);
|
|
|
|
|
|
|
|
#ifdef CONFIG_SYS_DPAA_FMAN
|
2020-04-30 12:59:58 +00:00
|
|
|
#ifndef CONFIG_DM_ETH
|
2015-11-11 09:58:37 +00:00
|
|
|
fdt_fixup_fman_ethernet(blob);
|
2020-04-30 12:59:58 +00:00
|
|
|
#endif
|
2015-11-11 09:58:37 +00:00
|
|
|
fdt_fixup_board_enet(blob);
|
|
|
|
#endif
|
2016-07-21 04:39:27 +00:00
|
|
|
|
2018-08-27 14:33:59 +00:00
|
|
|
fdt_fixup_icid(blob);
|
|
|
|
|
2016-07-21 04:39:27 +00:00
|
|
|
reg = QIXIS_READ(brdcfg[0]);
|
|
|
|
reg = (reg & QIXIS_LBMAP_MASK) >> QIXIS_LBMAP_SHIFT;
|
|
|
|
|
|
|
|
/* Disable IFC if QSPI is enabled */
|
|
|
|
if (reg == 0xF)
|
|
|
|
do_fixup_by_compat(blob, "fsl,ifc",
|
|
|
|
"status", "disabled", 8 + 1, 1);
|
|
|
|
|
2015-11-11 09:58:37 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
u8 flash_read8(void *addr)
|
|
|
|
{
|
|
|
|
return __raw_readb(addr + 1);
|
|
|
|
}
|
|
|
|
|
|
|
|
void flash_write16(u16 val, void *addr)
|
|
|
|
{
|
|
|
|
u16 shftval = (((val >> 8) & 0xff) | ((val << 8) & 0xff00));
|
|
|
|
|
|
|
|
__raw_writew(shftval, addr);
|
|
|
|
}
|
|
|
|
|
|
|
|
u16 flash_read16(void *addr)
|
|
|
|
{
|
|
|
|
u16 val = __raw_readw(addr);
|
|
|
|
|
|
|
|
return (((val) >> 8) & 0x00ff) | (((val) << 8) & 0xff00);
|
|
|
|
}
|
2018-11-05 18:02:48 +00:00
|
|
|
|
2019-11-19 01:02:08 +00:00
|
|
|
#if defined(CONFIG_TFABOOT) && defined(CONFIG_ENV_IS_IN_SPI_FLASH)
|
2018-11-05 18:02:48 +00:00
|
|
|
void *env_sf_get_env_addr(void)
|
|
|
|
{
|
|
|
|
return (void *)(CONFIG_SYS_FSL_QSPI_BASE + CONFIG_ENV_OFFSET);
|
|
|
|
}
|
|
|
|
#endif
|