2022-03-24 06:20:27 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0-or-later
|
2019-12-30 09:46:21 +00:00
|
|
|
/*
|
2022-03-24 06:20:27 +00:00
|
|
|
* Copyright 2018-2019, 2021 NXP
|
2019-12-30 09:46:21 +00:00
|
|
|
*
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
2019-12-28 17:45:07 +00:00
|
|
|
#include <hang.h>
|
2020-05-10 17:40:02 +00:00
|
|
|
#include <init.h>
|
2020-05-10 17:40:05 +00:00
|
|
|
#include <log.h>
|
2019-12-30 09:46:21 +00:00
|
|
|
#include <spl.h>
|
2020-10-31 03:38:53 +00:00
|
|
|
#include <asm/global_data.h>
|
2021-03-19 07:57:03 +00:00
|
|
|
#include <asm/arch/clock.h>
|
2019-12-30 09:46:21 +00:00
|
|
|
#include <asm/arch/imx8mp_pins.h>
|
|
|
|
#include <asm/arch/sys_proto.h>
|
|
|
|
#include <asm/mach-imx/boot_mode.h>
|
|
|
|
#include <asm/mach-imx/gpio.h>
|
2021-03-19 07:57:03 +00:00
|
|
|
#include <asm/mach-imx/iomux-v3.h>
|
2019-12-30 09:46:21 +00:00
|
|
|
#include <asm/mach-imx/mxc_i2c.h>
|
|
|
|
#include <asm/arch/ddr.h>
|
2021-03-19 07:57:03 +00:00
|
|
|
#include <power/pmic.h>
|
|
|
|
#include <power/pca9450.h>
|
2022-03-24 06:20:27 +00:00
|
|
|
#include <dm/uclass.h>
|
|
|
|
#include <dm/device.h>
|
2019-12-30 09:46:21 +00:00
|
|
|
|
|
|
|
DECLARE_GLOBAL_DATA_PTR;
|
|
|
|
|
|
|
|
int spl_board_boot_device(enum boot_device boot_dev_spl)
|
|
|
|
{
|
|
|
|
return BOOT_DEVICE_BOOTROM;
|
|
|
|
}
|
|
|
|
|
|
|
|
void spl_dram_init(void)
|
|
|
|
{
|
|
|
|
ddr_init(&dram_timing);
|
|
|
|
}
|
|
|
|
|
|
|
|
void spl_board_init(void)
|
|
|
|
{
|
2022-09-19 19:41:15 +00:00
|
|
|
arch_misc_init();
|
|
|
|
|
2021-03-19 07:57:04 +00:00
|
|
|
/*
|
|
|
|
* Set GIC clock to 500Mhz for OD VDD_SOC. Kernel driver does
|
|
|
|
* not allow to change it. Should set the clock after PMIC
|
|
|
|
* setting done. Default is 400Mhz (system_pll1_800m with div = 2)
|
|
|
|
* set by ROM for ND VDD_SOC
|
|
|
|
*/
|
|
|
|
clock_enable(CCGR_GIC, 0);
|
|
|
|
clock_set_target_val(GIC_CLK_ROOT, CLK_ROOT_ON | CLK_ROOT_SOURCE_SEL(5));
|
|
|
|
clock_enable(CCGR_GIC, 1);
|
|
|
|
|
2019-12-30 09:46:21 +00:00
|
|
|
puts("Normal Boot\n");
|
|
|
|
}
|
|
|
|
|
|
|
|
#define I2C_PAD_CTRL (PAD_CTL_DSE6 | PAD_CTL_HYS | PAD_CTL_PUE | PAD_CTL_PE)
|
|
|
|
#define PC MUX_PAD_CTRL(I2C_PAD_CTRL)
|
|
|
|
struct i2c_pads_info i2c_pad_info1 = {
|
|
|
|
.scl = {
|
|
|
|
.i2c_mode = MX8MP_PAD_I2C1_SCL__I2C1_SCL | PC,
|
|
|
|
.gpio_mode = MX8MP_PAD_I2C1_SCL__GPIO5_IO14 | PC,
|
|
|
|
.gp = IMX_GPIO_NR(5, 14),
|
|
|
|
},
|
|
|
|
.sda = {
|
|
|
|
.i2c_mode = MX8MP_PAD_I2C1_SDA__I2C1_SDA | PC,
|
|
|
|
.gpio_mode = MX8MP_PAD_I2C1_SDA__GPIO5_IO15 | PC,
|
|
|
|
.gp = IMX_GPIO_NR(5, 15),
|
|
|
|
},
|
|
|
|
};
|
|
|
|
|
2021-08-08 18:20:27 +00:00
|
|
|
#if CONFIG_IS_ENABLED(POWER_LEGACY)
|
2019-12-30 09:46:21 +00:00
|
|
|
#define I2C_PMIC 0
|
|
|
|
int power_init_board(void)
|
|
|
|
{
|
|
|
|
struct pmic *p;
|
|
|
|
int ret;
|
|
|
|
|
2021-03-19 07:57:06 +00:00
|
|
|
ret = power_pca9450_init(I2C_PMIC, 0x25);
|
2019-12-30 09:46:21 +00:00
|
|
|
if (ret)
|
|
|
|
printf("power init failed");
|
|
|
|
p = pmic_get("PCA9450");
|
|
|
|
pmic_probe(p);
|
|
|
|
|
|
|
|
/* BUCKxOUT_DVS0/1 control BUCK123 output */
|
|
|
|
pmic_reg_write(p, PCA9450_BUCK123_DVS, 0x29);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* increase VDD_SOC to typical value 0.95V before first
|
|
|
|
* DRAM access, set DVS1 to 0.85v for suspend.
|
|
|
|
* Enable DVS control through PMIC_STBY_REQ and
|
|
|
|
* set B1_ENMODE=1 (ON by PMIC_ON_REQ=H)
|
|
|
|
*/
|
2021-03-19 07:57:02 +00:00
|
|
|
#ifdef CONFIG_IMX8M_VDD_SOC_850MV
|
|
|
|
/* set DVS0 to 0.85v for special case*/
|
|
|
|
pmic_reg_write(p, PCA9450_BUCK1OUT_DVS0, 0x14);
|
|
|
|
#else
|
2019-12-30 09:46:21 +00:00
|
|
|
pmic_reg_write(p, PCA9450_BUCK1OUT_DVS0, 0x1C);
|
2021-03-19 07:57:02 +00:00
|
|
|
#endif
|
2019-12-30 09:46:21 +00:00
|
|
|
pmic_reg_write(p, PCA9450_BUCK1OUT_DVS1, 0x14);
|
|
|
|
pmic_reg_write(p, PCA9450_BUCK1CTRL, 0x59);
|
|
|
|
|
2021-03-19 07:57:04 +00:00
|
|
|
/* Kernel uses OD/OD freq for SOC */
|
|
|
|
/* To avoid timing risk from SOC to ARM,increase VDD_ARM to OD voltage 0.95v */
|
|
|
|
pmic_reg_write(p, PCA9450_BUCK2OUT_DVS0, 0x1C);
|
|
|
|
|
2019-12-30 09:46:21 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifdef CONFIG_SPL_LOAD_FIT
|
|
|
|
int board_fit_config_name_match(const char *name)
|
|
|
|
{
|
|
|
|
/* Just empty function now - can't decide what to choose */
|
|
|
|
debug("%s: %s\n", __func__, name);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2020-05-26 23:33:49 +00:00
|
|
|
/* Do not use BSS area in this phase */
|
2019-12-30 09:46:21 +00:00
|
|
|
void board_init_f(ulong dummy)
|
|
|
|
{
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
arch_cpu_init();
|
|
|
|
|
|
|
|
init_uart_clk(1);
|
|
|
|
|
2020-05-26 23:33:48 +00:00
|
|
|
ret = spl_early_init();
|
2019-12-30 09:46:21 +00:00
|
|
|
if (ret) {
|
|
|
|
debug("spl_init() failed: %d\n", ret);
|
|
|
|
hang();
|
|
|
|
}
|
|
|
|
|
2020-05-26 23:33:48 +00:00
|
|
|
preloader_console_init();
|
|
|
|
|
2019-12-30 09:46:21 +00:00
|
|
|
enable_tzc380();
|
|
|
|
|
|
|
|
setup_i2c(0, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info1);
|
|
|
|
|
|
|
|
power_init_board();
|
|
|
|
|
|
|
|
/* DDR initialization */
|
|
|
|
spl_dram_init();
|
|
|
|
}
|