2008-06-06 18:12:18 +00:00
|
|
|
/*
|
2004-07-09 23:27:13 +00:00
|
|
|
* Copyright 2004 Freescale Semiconductor.
|
2003-10-15 23:53:47 +00:00
|
|
|
* (C) Copyright 2002,2003, Motorola Inc.
|
|
|
|
* Xianghua Xiao, (X.Xiao@motorola.com)
|
|
|
|
*
|
|
|
|
* (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com>
|
|
|
|
*
|
2013-10-07 11:07:26 +00:00
|
|
|
* SPDX-License-Identifier: GPL-2.0+
|
2003-10-15 23:53:47 +00:00
|
|
|
*/
|
|
|
|
|
|
|
|
|
|
|
|
#include <common.h>
|
2004-08-01 23:02:45 +00:00
|
|
|
#include <pci.h>
|
2003-10-15 23:53:47 +00:00
|
|
|
#include <asm/processor.h>
|
2008-06-06 18:12:18 +00:00
|
|
|
#include <asm/mmu.h>
|
2003-10-15 23:53:47 +00:00
|
|
|
#include <asm/immap_85xx.h>
|
2013-09-30 16:22:09 +00:00
|
|
|
#include <fsl_ddr_sdram.h>
|
2007-11-29 04:54:27 +00:00
|
|
|
#include <libfdt.h>
|
|
|
|
#include <fdt_support.h>
|
2006-06-28 15:43:36 +00:00
|
|
|
|
2005-07-25 19:05:07 +00:00
|
|
|
#if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
|
2004-07-09 23:27:13 +00:00
|
|
|
extern void ddr_enable_ecc(unsigned int dram_size);
|
2004-06-09 00:34:46 +00:00
|
|
|
#endif
|
|
|
|
|
2004-08-01 23:02:45 +00:00
|
|
|
void local_bus_init(void);
|
2004-06-09 00:34:46 +00:00
|
|
|
|
2003-10-15 23:53:47 +00:00
|
|
|
int checkboard (void)
|
|
|
|
{
|
2004-06-09 00:34:46 +00:00
|
|
|
puts("Board: ADS\n");
|
2004-07-09 23:27:13 +00:00
|
|
|
|
|
|
|
#ifdef CONFIG_PCI
|
2010-10-29 22:59:24 +00:00
|
|
|
printf("PCI1: 32 bit, %d MHz (compiled)\n",
|
2004-07-09 23:27:13 +00:00
|
|
|
CONFIG_SYS_CLK_FREQ / 1000000);
|
|
|
|
#else
|
2010-10-29 22:59:24 +00:00
|
|
|
printf("PCI1: disabled\n");
|
2004-07-09 23:27:13 +00:00
|
|
|
#endif
|
|
|
|
|
2004-08-01 23:02:45 +00:00
|
|
|
/*
|
|
|
|
* Initialize local bus.
|
|
|
|
*/
|
|
|
|
local_bus_init();
|
|
|
|
|
2004-06-09 00:34:46 +00:00
|
|
|
return 0;
|
2003-10-15 23:53:47 +00:00
|
|
|
}
|
|
|
|
|
2004-07-09 23:27:13 +00:00
|
|
|
/*
|
2004-08-01 23:02:45 +00:00
|
|
|
* Initialize Local Bus
|
2004-07-09 23:27:13 +00:00
|
|
|
*/
|
|
|
|
|
2004-08-01 23:02:45 +00:00
|
|
|
void
|
|
|
|
local_bus_init(void)
|
2004-07-09 23:27:13 +00:00
|
|
|
{
|
2008-10-16 13:01:15 +00:00
|
|
|
volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
|
2010-06-17 16:37:20 +00:00
|
|
|
volatile fsl_lbc_t *lbc = LBC_BASE_ADDR;
|
2004-07-09 23:27:13 +00:00
|
|
|
|
2004-08-01 23:02:45 +00:00
|
|
|
uint clkdiv;
|
|
|
|
uint lbc_hz;
|
|
|
|
sys_info_t sysinfo;
|
2004-07-09 23:27:13 +00:00
|
|
|
|
|
|
|
/*
|
2004-08-01 23:02:45 +00:00
|
|
|
* Errata LBC11.
|
|
|
|
* Fix Local Bus clock glitch when DLL is enabled.
|
2004-07-09 23:27:13 +00:00
|
|
|
*
|
2008-10-19 00:35:50 +00:00
|
|
|
* If localbus freq is < 66MHz, DLL bypass mode must be used.
|
|
|
|
* If localbus freq is > 133MHz, DLL can be safely enabled.
|
2004-08-01 23:02:45 +00:00
|
|
|
* Between 66 and 133, the DLL is enabled with an override workaround.
|
2004-07-09 23:27:13 +00:00
|
|
|
*/
|
2004-08-01 23:02:45 +00:00
|
|
|
|
|
|
|
get_sys_info(&sysinfo);
|
2008-12-03 23:16:34 +00:00
|
|
|
clkdiv = lbc->lcrr & LCRR_CLKDIV;
|
2013-08-16 09:22:26 +00:00
|
|
|
lbc_hz = sysinfo.freq_systembus / 1000000 / clkdiv;
|
2004-08-01 23:02:45 +00:00
|
|
|
|
|
|
|
if (lbc_hz < 66) {
|
2012-08-13 13:48:57 +00:00
|
|
|
lbc->lcrr = CONFIG_SYS_LBC_LCRR | LCRR_DBYP; /* DLL Bypass */
|
2004-08-01 23:02:45 +00:00
|
|
|
|
|
|
|
} else if (lbc_hz >= 133) {
|
2012-08-13 13:48:57 +00:00
|
|
|
lbc->lcrr = CONFIG_SYS_LBC_LCRR & (~LCRR_DBYP); /* DLL Enabled */
|
2004-07-09 23:27:13 +00:00
|
|
|
|
2003-10-15 23:53:47 +00:00
|
|
|
} else {
|
2004-07-09 23:27:13 +00:00
|
|
|
/*
|
|
|
|
* On REV1 boards, need to change CLKDIV before enable DLL.
|
|
|
|
* Default CLKDIV is 8, change it to 4 temporarily.
|
|
|
|
*/
|
2004-08-01 23:02:45 +00:00
|
|
|
uint pvr = get_pvr();
|
2004-07-09 23:27:13 +00:00
|
|
|
uint temp_lbcdll = 0;
|
2004-06-09 00:34:46 +00:00
|
|
|
|
|
|
|
if (pvr == PVR_85xx_REV1) {
|
2004-08-01 23:02:45 +00:00
|
|
|
/* FIXME: Justify the high bit here. */
|
2004-07-09 23:27:13 +00:00
|
|
|
lbc->lcrr = 0x10000004;
|
2004-06-09 00:34:46 +00:00
|
|
|
}
|
2004-07-09 23:27:13 +00:00
|
|
|
|
2012-08-13 13:48:57 +00:00
|
|
|
lbc->lcrr = CONFIG_SYS_LBC_LCRR & (~LCRR_DBYP); /* DLL Enabled */
|
2004-08-01 23:02:45 +00:00
|
|
|
udelay(200);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Sample LBC DLL ctrl reg, upshift it to set the
|
|
|
|
* override bits.
|
|
|
|
*/
|
2003-10-15 23:53:47 +00:00
|
|
|
temp_lbcdll = gur->lbcdllcr;
|
2004-08-01 23:02:45 +00:00
|
|
|
gur->lbcdllcr = (((temp_lbcdll & 0xff) << 16) | 0x80000000);
|
|
|
|
asm("sync;isync;msync");
|
2003-10-15 23:53:47 +00:00
|
|
|
}
|
2004-08-01 23:02:45 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Initialize SDRAM memory on the Local Bus.
|
|
|
|
*/
|
2010-12-17 23:17:57 +00:00
|
|
|
void lbc_sdram_init(void)
|
2004-08-01 23:02:45 +00:00
|
|
|
{
|
2010-06-17 16:37:20 +00:00
|
|
|
volatile fsl_lbc_t *lbc = LBC_BASE_ADDR;
|
2008-10-16 13:01:15 +00:00
|
|
|
uint *sdram_addr = (uint *)CONFIG_SYS_LBC_SDRAM_BASE;
|
2004-08-01 23:02:45 +00:00
|
|
|
|
2010-12-17 23:17:59 +00:00
|
|
|
puts("LBC SDRAM: ");
|
|
|
|
print_size(CONFIG_SYS_LBC_SDRAM_SIZE * 1024 * 1024,
|
|
|
|
"\n ");
|
2004-07-09 23:27:13 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Setup SDRAM Base and Option Registers
|
|
|
|
*/
|
2010-06-17 16:37:20 +00:00
|
|
|
set_lbc_or(2, CONFIG_SYS_OR2_PRELIM);
|
|
|
|
set_lbc_br(2, CONFIG_SYS_BR2_PRELIM);
|
2008-10-16 13:01:15 +00:00
|
|
|
lbc->lbcr = CONFIG_SYS_LBC_LBCR;
|
2004-08-01 23:02:45 +00:00
|
|
|
asm("msync");
|
2004-07-09 23:27:13 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
lbc->lsrt = CONFIG_SYS_LBC_LSRT;
|
|
|
|
lbc->mrtpr = CONFIG_SYS_LBC_MRTPR;
|
2004-08-01 23:02:45 +00:00
|
|
|
asm("sync");
|
2004-07-09 23:27:13 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Configure the SDRAM controller.
|
|
|
|
*/
|
2008-10-16 13:01:15 +00:00
|
|
|
lbc->lsdmr = CONFIG_SYS_LBC_LSDMR_1;
|
2004-08-01 23:02:45 +00:00
|
|
|
asm("sync");
|
2004-07-09 23:27:13 +00:00
|
|
|
*sdram_addr = 0xff;
|
2004-08-01 23:02:45 +00:00
|
|
|
ppcDcbf((unsigned long) sdram_addr);
|
|
|
|
udelay(100);
|
2004-07-09 23:27:13 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
lbc->lsdmr = CONFIG_SYS_LBC_LSDMR_2;
|
2004-08-01 23:02:45 +00:00
|
|
|
asm("sync");
|
2004-07-09 23:27:13 +00:00
|
|
|
*sdram_addr = 0xff;
|
2004-08-01 23:02:45 +00:00
|
|
|
ppcDcbf((unsigned long) sdram_addr);
|
|
|
|
udelay(100);
|
2004-07-09 23:27:13 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
lbc->lsdmr = CONFIG_SYS_LBC_LSDMR_3;
|
2004-08-01 23:02:45 +00:00
|
|
|
asm("sync");
|
2004-07-09 23:27:13 +00:00
|
|
|
*sdram_addr = 0xff;
|
2004-08-01 23:02:45 +00:00
|
|
|
ppcDcbf((unsigned long) sdram_addr);
|
|
|
|
udelay(100);
|
2003-10-15 23:53:47 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
lbc->lsdmr = CONFIG_SYS_LBC_LSDMR_4;
|
2004-08-01 23:02:45 +00:00
|
|
|
asm("sync");
|
2004-07-09 23:27:13 +00:00
|
|
|
*sdram_addr = 0xff;
|
2004-08-01 23:02:45 +00:00
|
|
|
ppcDcbf((unsigned long) sdram_addr);
|
|
|
|
udelay(100);
|
2003-10-15 23:53:47 +00:00
|
|
|
|
2008-10-16 13:01:15 +00:00
|
|
|
lbc->lsdmr = CONFIG_SYS_LBC_LSDMR_5;
|
2004-08-01 23:02:45 +00:00
|
|
|
asm("sync");
|
2004-07-09 23:27:13 +00:00
|
|
|
*sdram_addr = 0xff;
|
2004-08-01 23:02:45 +00:00
|
|
|
ppcDcbf((unsigned long) sdram_addr);
|
|
|
|
udelay(100);
|
2003-10-15 23:53:47 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
#if !defined(CONFIG_SPD_EEPROM)
|
|
|
|
/*************************************************************************
|
|
|
|
* fixed sdram init -- doesn't use serial presence detect.
|
|
|
|
************************************************************************/
|
2010-12-17 23:17:56 +00:00
|
|
|
phys_size_t fixed_sdram(void)
|
2003-10-15 23:53:47 +00:00
|
|
|
{
|
2008-10-16 13:01:15 +00:00
|
|
|
#ifndef CONFIG_SYS_RAMBOOT
|
2013-11-18 18:29:32 +00:00
|
|
|
struct ccsr_ddr __iomem *ddr =
|
|
|
|
(struct ccsr_ddr __iomem *)(CONFIG_SYS_FSL_DDR_ADDR);
|
2008-10-16 13:01:15 +00:00
|
|
|
|
|
|
|
ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS;
|
|
|
|
ddr->cs0_config = CONFIG_SYS_DDR_CS0_CONFIG;
|
|
|
|
ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
|
|
|
|
ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
|
|
|
|
ddr->sdram_mode = CONFIG_SYS_DDR_MODE;
|
|
|
|
ddr->sdram_interval = CONFIG_SYS_DDR_INTERVAL;
|
2003-10-15 23:53:47 +00:00
|
|
|
#if defined (CONFIG_DDR_ECC)
|
|
|
|
ddr->err_disable = 0x0000000D;
|
|
|
|
ddr->err_sbe = 0x00ff0000;
|
|
|
|
#endif
|
|
|
|
asm("sync;isync;msync");
|
|
|
|
udelay(500);
|
|
|
|
#if defined (CONFIG_DDR_ECC)
|
|
|
|
/* Enable ECC checking */
|
2008-10-16 13:01:15 +00:00
|
|
|
ddr->sdram_cfg = (CONFIG_SYS_DDR_CONTROL | 0x20000000);
|
2003-10-15 23:53:47 +00:00
|
|
|
#else
|
2008-10-16 13:01:15 +00:00
|
|
|
ddr->sdram_cfg = CONFIG_SYS_DDR_CONTROL;
|
2003-10-15 23:53:47 +00:00
|
|
|
#endif
|
|
|
|
asm("sync; isync; msync");
|
|
|
|
udelay(500);
|
|
|
|
#endif
|
2008-10-16 13:01:15 +00:00
|
|
|
return CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
|
2003-10-15 23:53:47 +00:00
|
|
|
}
|
|
|
|
#endif /* !defined(CONFIG_SPD_EEPROM) */
|
2004-08-01 23:02:45 +00:00
|
|
|
|
|
|
|
|
|
|
|
#if defined(CONFIG_PCI)
|
|
|
|
/*
|
|
|
|
* Initialize PCI Devices, report devices found.
|
|
|
|
*/
|
|
|
|
|
|
|
|
|
2006-06-28 15:45:41 +00:00
|
|
|
static struct pci_controller hose;
|
2004-08-01 23:02:45 +00:00
|
|
|
|
|
|
|
#endif /* CONFIG_PCI */
|
|
|
|
|
|
|
|
|
|
|
|
void
|
|
|
|
pci_init_board(void)
|
|
|
|
{
|
|
|
|
#ifdef CONFIG_PCI
|
|
|
|
pci_mpc85xx_init(&hose);
|
|
|
|
#endif /* CONFIG_PCI */
|
|
|
|
}
|
2006-06-28 15:43:36 +00:00
|
|
|
|
|
|
|
|
2007-11-29 04:54:27 +00:00
|
|
|
#if defined(CONFIG_OF_BOARD_SETUP)
|
2006-06-28 15:43:36 +00:00
|
|
|
void
|
|
|
|
ft_board_setup(void *blob, bd_t *bd)
|
|
|
|
{
|
2007-11-29 04:54:27 +00:00
|
|
|
int node, tmp[2];
|
|
|
|
const char *path;
|
2006-06-28 15:43:36 +00:00
|
|
|
|
|
|
|
ft_cpu_setup(blob, bd);
|
|
|
|
|
2007-11-29 04:54:27 +00:00
|
|
|
node = fdt_path_offset(blob, "/aliases");
|
|
|
|
tmp[0] = 0;
|
|
|
|
if (node >= 0) {
|
|
|
|
#ifdef CONFIG_PCI
|
|
|
|
path = fdt_getprop(blob, node, "pci0", NULL);
|
|
|
|
if (path) {
|
|
|
|
tmp[1] = hose.last_busno - hose.first_busno;
|
|
|
|
do_fixup_by_path(blob, path, "bus-range", &tmp, 8, 1);
|
|
|
|
}
|
|
|
|
#endif
|
2006-06-28 15:43:36 +00:00
|
|
|
}
|
|
|
|
}
|
|
|
|
#endif
|