2002-11-18 00:14:45 +00:00
|
|
|
|
/*
|
|
|
|
|
* (C) Copyright 2002
|
|
|
|
|
* Daniel Engstr<EFBFBD>m, Omicron Ceti AB, daniel@omicron.se.
|
|
|
|
|
*
|
|
|
|
|
* See file CREDITS for list of people who contributed to this
|
|
|
|
|
* project.
|
|
|
|
|
*
|
|
|
|
|
* This program is free software; you can redistribute it and/or
|
|
|
|
|
* modify it under the terms of the GNU General Public License as
|
|
|
|
|
* published by the Free Software Foundation; either version 2 of
|
|
|
|
|
* the License, or (at your option) any later version.
|
|
|
|
|
*
|
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
|
*
|
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
|
* along with this program; if not, write to the Free Software
|
|
|
|
|
* Foundation, Inc., 59 Temple Place, Suite 330, Boston,
|
|
|
|
|
* MA 02111-1307 USA
|
|
|
|
|
*/
|
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
|
* board/config.h - configuration options, board specific
|
|
|
|
|
*/
|
|
|
|
|
|
|
|
|
|
#ifndef __CONFIG_H
|
|
|
|
|
#define __CONFIG_H
|
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
|
* High Level Configuration Options
|
|
|
|
|
* (easy to change)
|
|
|
|
|
*/
|
|
|
|
|
|
|
|
|
|
#define CONFIG_X86 1 /* This is a X86 CPU */
|
2003-05-31 18:35:21 +00:00
|
|
|
|
#define CONFIG_SC520 1 /* Include support for AMD SC520 */
|
|
|
|
|
#define CONFIG_ALI152X 1 /* Include support for Ali 152x SIO */
|
2002-11-18 00:14:45 +00:00
|
|
|
|
|
2003-06-27 21:31:46 +00:00
|
|
|
|
#define CFG_SDRAM_PRECHARGE_DELAY 6 /* 6T */
|
2002-11-18 00:14:45 +00:00
|
|
|
|
#define CFG_SDRAM_REFRESH_RATE 78 /* 7.8uS (choices are 7.8, 15.6, 31.2 or 62.5uS) */
|
|
|
|
|
#define CFG_SDRAM_RAS_CAS_DELAY 3 /* 3T */
|
|
|
|
|
|
|
|
|
|
/* define at most one of these */
|
|
|
|
|
#undef CFG_SDRAM_CAS_LATENCY_2T
|
|
|
|
|
#define CFG_SDRAM_CAS_LATENCY_3T
|
|
|
|
|
|
|
|
|
|
#define CFG_SC520_HIGH_SPEED 0 /* 100 or 133MHz */
|
|
|
|
|
#define CFG_RESET_GENERIC 1 /* use tripple-fault to reset cpu */
|
|
|
|
|
#undef CFG_RESET_SC520 /* use SC520 MMCR's to reset cpu */
|
|
|
|
|
#undef CFG_TIMER_SC520 /* use SC520 swtimers */
|
|
|
|
|
#define CFG_TIMER_GENERIC 1 /* use the i8254 PIT timers */
|
|
|
|
|
#undef CFG_TIMER_TSC /* use the Pentium TSC timers */
|
|
|
|
|
#define CFG_USE_SIO_UART 0 /* prefer the uarts on the SIO to those
|
|
|
|
|
* in the SC520 on the CDP */
|
|
|
|
|
|
|
|
|
|
#define CFG_STACK_SIZE 0x8000 /* Size of bootloader stack */
|
|
|
|
|
|
|
|
|
|
#define CONFIG_SHOW_BOOT_PROGRESS 1
|
|
|
|
|
#define CONFIG_LAST_STAGE_INIT 1
|
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
|
* Size of malloc() pool
|
|
|
|
|
*/
|
|
|
|
|
#define CONFIG_MALLOC_SIZE (CFG_ENV_SIZE + 128*1024)
|
|
|
|
|
|
|
|
|
|
#define CONFIG_BAUDRATE 9600
|
|
|
|
|
|
2007-07-10 15:12:10 +00:00
|
|
|
|
/*
|
|
|
|
|
* BOOTP options
|
|
|
|
|
*/
|
|
|
|
|
#define CONFIG_BOOTP_BOOTFILESIZE
|
|
|
|
|
#define CONFIG_BOOTP_BOOTPATH
|
|
|
|
|
#define CONFIG_BOOTP_GATEWAY
|
|
|
|
|
#define CONFIG_BOOTP_HOSTNAME
|
|
|
|
|
|
|
|
|
|
|
2007-07-05 03:33:30 +00:00
|
|
|
|
/*
|
|
|
|
|
* Command line configuration.
|
|
|
|
|
*/
|
|
|
|
|
#include <config_cmd_default.h>
|
|
|
|
|
|
|
|
|
|
#define CONFIG_CMD_PCI
|
2008-03-26 14:50:45 +00:00
|
|
|
|
#define CONFIG_CMD_SATA
|
2007-07-05 03:33:30 +00:00
|
|
|
|
#define CONFIG_CMD_JFFS2
|
|
|
|
|
#define CONFIG_CMD_NET
|
|
|
|
|
#define CONFIG_CMD_EEPROM
|
|
|
|
|
|
2002-11-18 00:14:45 +00:00
|
|
|
|
#define CONFIG_BOOTDELAY 15
|
|
|
|
|
#define CONFIG_BOOTARGS "root=/dev/mtdblock0 console=ttyS0,9600"
|
|
|
|
|
/* #define CONFIG_BOOTCOMMAND "bootm 38000000" */
|
|
|
|
|
|
2007-07-05 03:33:30 +00:00
|
|
|
|
#if defined(CONFIG_CMD_KGDB)
|
2002-11-18 00:14:45 +00:00
|
|
|
|
#define CONFIG_KGDB_BAUDRATE 115200 /* speed to run kgdb serial port */
|
|
|
|
|
#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
|
|
|
|
|
#endif
|
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
|
* Miscellaneous configurable options
|
|
|
|
|
*/
|
|
|
|
|
#define CFG_LONGHELP /* undef to save memory */
|
|
|
|
|
#define CFG_PROMPT "boot > " /* Monitor Command Prompt */
|
|
|
|
|
#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
|
|
|
|
|
#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
|
|
|
|
|
#define CFG_MAXARGS 16 /* max number of command args */
|
|
|
|
|
#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
|
|
|
|
|
|
|
|
|
|
#define CFG_MEMTEST_START 0x00100000 /* memtest works on */
|
|
|
|
|
#define CFG_MEMTEST_END 0x01000000 /* 1 ... 16 MB in DRAM */
|
|
|
|
|
|
|
|
|
|
#undef CFG_CLKS_IN_HZ /* everything, incl board info, in Hz */
|
|
|
|
|
|
2003-05-31 18:35:21 +00:00
|
|
|
|
#define CFG_LOAD_ADDR 0x100000 /* default load address */
|
2002-11-18 00:14:45 +00:00
|
|
|
|
|
|
|
|
|
#define CFG_HZ 1024 /* incrementer freq: 1kHz */
|
|
|
|
|
|
|
|
|
|
/* valid baudrates */
|
|
|
|
|
#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
|
|
|
|
|
|
|
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
|
* Physical Memory Map
|
|
|
|
|
*/
|
|
|
|
|
#define CONFIG_NR_DRAM_BANKS 4 /* we have 4 banks of DRAM */
|
|
|
|
|
|
|
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
|
* FLASH and environment organization
|
|
|
|
|
*/
|
2003-05-31 18:35:21 +00:00
|
|
|
|
#define CFG_MAX_FLASH_BANKS 3 /* max number of memory banks */
|
2002-11-18 00:14:45 +00:00
|
|
|
|
#define CFG_MAX_FLASH_SECT 64 /* max number of sectors on one chip */
|
|
|
|
|
|
|
|
|
|
/* timeout values are in ticks */
|
|
|
|
|
#define CFG_FLASH_ERASE_TOUT (2*CFG_HZ) /* Timeout for Flash Erase */
|
|
|
|
|
#define CFG_FLASH_WRITE_TOUT (2*CFG_HZ) /* Timeout for Flash Write */
|
|
|
|
|
|
2003-05-31 18:35:21 +00:00
|
|
|
|
#define CONFIG_SPI_EEPROM /* Support for SPI EEPROMs (AT25128) */
|
2003-06-27 21:31:46 +00:00
|
|
|
|
#define CONFIG_MW_EEPROM /* Support for MicroWire EEPROMs (AT93LC46) */
|
2003-05-31 18:35:21 +00:00
|
|
|
|
|
|
|
|
|
/* allow to overwrite serial and ethaddr */
|
|
|
|
|
#define CONFIG_ENV_OVERWRITE
|
|
|
|
|
|
|
|
|
|
/* Environment in EEPROM */
|
|
|
|
|
#define CFG_ENV_IS_IN_EEPROM 1
|
|
|
|
|
#define CONFIG_SPI
|
|
|
|
|
#define CFG_ENV_SIZE 0x4000 /* Total Size of Environment EEPROM 16k is SPI is used or 128 bytes if MW is used*/
|
2003-06-27 21:31:46 +00:00
|
|
|
|
#define CFG_ENV_OFFSET 0
|
2003-05-31 18:35:21 +00:00
|
|
|
|
#define CONFIG_SC520_CDP_USE_SPI /* Store configuration in the SPI part */
|
|
|
|
|
#undef CONFIG_SC520_CDP_USE_MW /* Store configuration in the MicroWire part */
|
|
|
|
|
#define CONFIG_SPI_X 1
|
2005-08-07 23:03:24 +00:00
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
|
* JFFS2 partitions
|
|
|
|
|
*/
|
|
|
|
|
/* No command line, one static partition, whole device */
|
|
|
|
|
#undef CONFIG_JFFS2_CMDLINE
|
|
|
|
|
#define CONFIG_JFFS2_DEV "nor0"
|
|
|
|
|
#define CONFIG_JFFS2_PART_SIZE 0xFFFFFFFF
|
|
|
|
|
#define CONFIG_JFFS2_PART_OFFSET 0x00000000
|
|
|
|
|
|
|
|
|
|
/* mtdparts command line support */
|
|
|
|
|
/*
|
|
|
|
|
#define CONFIG_JFFS2_CMDLINE
|
|
|
|
|
#define MTDIDS_DEFAULT "nor0=SC520CDP Flash Bank #0"
|
|
|
|
|
#define MTDPARTS_DEFAULT "mtdparts=SC520CDP Flash Bank #0:-(jffs2)"
|
|
|
|
|
*/
|
2002-11-18 00:14:45 +00:00
|
|
|
|
|
|
|
|
|
/*-----------------------------------------------------------------------
|
|
|
|
|
* Device drivers
|
|
|
|
|
*/
|
|
|
|
|
#define CONFIG_NET_MULTI /* Multi ethernet cards support */
|
|
|
|
|
#define CONFIG_PCNET
|
|
|
|
|
#define CONFIG_PCNET_79C973
|
|
|
|
|
#define CONFIG_PCNET_79C975
|
|
|
|
|
#define PCNET_HAS_PROM 1
|
2003-05-31 18:35:21 +00:00
|
|
|
|
|
Add driver for S-ATA-controller on Intel processors with South
Bridge, ICH-5, ICH-6 and ICH-7.
Implementation:
1. Code is divided in to two files. All functions, which are
controller specific are kept in "drivers/ata_piix.c" file and
functions, which are not controller specific, are kept in
"common/cmd_sata.c" file.
2. Reading and Writing from the S-ATA drive is done using PIO method.
3. Driver can be configured for 48-bit addressing by defining macro
CONFIG_LBA48, if this macro is not defined driver uses the 28-bit
addressing.
4. S-ATA read function is hooked to the File system, commands like
ext2ls and ext2load file can be used. This has been tested.
5. U-Boot command "SATA_init" is added, which initializes the S-ATA
controller and identifies the S-ATA drives connected to it.
6. U-Boot command "sata" is added, which is used to read/write, print
partition table and get info about the drives present. This I have
implemented in same way as "ide" command is implemented in U-Boot.
7. This driver is for S-ATA in native mode.
8. This driver does not support the Native command queuing and
Hot-plugging.
Signed-off-by: Mushtaq Khan <mushtaq_k@procsys.com>
2007-04-20 08:53:02 +00:00
|
|
|
|
/************************************************************
|
|
|
|
|
*SATA/Native Stuff
|
|
|
|
|
************************************************************/
|
|
|
|
|
#define CFG_SATA_MAXBUS 2 /*Max Sata buses supported */
|
|
|
|
|
#define CFG_SATA_DEVS_PER_BUS 2 /*Max no. of devices per bus/port */
|
2008-03-26 14:50:45 +00:00
|
|
|
|
#define CFG_SATA_MAX_DEVICE (CFG_SATA_MAXBUS* CFG_SATA_DEVS_PER_BUS)
|
Add driver for S-ATA-controller on Intel processors with South
Bridge, ICH-5, ICH-6 and ICH-7.
Implementation:
1. Code is divided in to two files. All functions, which are
controller specific are kept in "drivers/ata_piix.c" file and
functions, which are not controller specific, are kept in
"common/cmd_sata.c" file.
2. Reading and Writing from the S-ATA drive is done using PIO method.
3. Driver can be configured for 48-bit addressing by defining macro
CONFIG_LBA48, if this macro is not defined driver uses the 28-bit
addressing.
4. S-ATA read function is hooked to the File system, commands like
ext2ls and ext2load file can be used. This has been tested.
5. U-Boot command "SATA_init" is added, which initializes the S-ATA
controller and identifies the S-ATA drives connected to it.
6. U-Boot command "sata" is added, which is used to read/write, print
partition table and get info about the drives present. This I have
implemented in same way as "ide" command is implemented in U-Boot.
7. This driver is for S-ATA in native mode.
8. This driver does not support the Native command queuing and
Hot-plugging.
Signed-off-by: Mushtaq Khan <mushtaq_k@procsys.com>
2007-04-20 08:53:02 +00:00
|
|
|
|
#define CFG_ATA_PIIX 1 /*Supports ata_piix driver */
|
|
|
|
|
|
2002-11-18 00:14:45 +00:00
|
|
|
|
/************************************************************
|
|
|
|
|
* DISK Partition support
|
|
|
|
|
************************************************************/
|
|
|
|
|
#define CONFIG_DOS_PARTITION
|
|
|
|
|
#define CONFIG_MAC_PARTITION
|
|
|
|
|
#define CONFIG_ISO_PARTITION /* Experimental */
|
|
|
|
|
|
|
|
|
|
/************************************************************
|
2003-05-31 18:35:21 +00:00
|
|
|
|
* Video/Keyboard support
|
2002-11-18 00:14:45 +00:00
|
|
|
|
************************************************************/
|
2003-05-31 18:35:21 +00:00
|
|
|
|
#define CONFIG_VIDEO /* To enable video controller support */
|
|
|
|
|
#define CONFIG_I8042_KBD
|
|
|
|
|
#define CFG_ISA_IO 0
|
|
|
|
|
|
2002-11-18 00:14:45 +00:00
|
|
|
|
/************************************************************
|
|
|
|
|
* RTC
|
|
|
|
|
***********************************************************/
|
|
|
|
|
#define CONFIG_RTC_MC146818
|
|
|
|
|
#undef CONFIG_WATCHDOG /* watchdog disabled */
|
|
|
|
|
|
|
|
|
|
/*
|
|
|
|
|
* PCI stuff
|
|
|
|
|
*/
|
|
|
|
|
#define CONFIG_PCI /* include pci support */
|
|
|
|
|
#define CONFIG_PCI_PNP /* pci plug-and-play */
|
|
|
|
|
#define CONFIG_PCI_SCAN_SHOW
|
|
|
|
|
|
2003-05-31 18:35:21 +00:00
|
|
|
|
#define CFG_FIRST_PCI_IRQ 10
|
2003-06-27 21:31:46 +00:00
|
|
|
|
#define CFG_SECOND_PCI_IRQ 9
|
|
|
|
|
#define CFG_THIRD_PCI_IRQ 11
|
2003-05-31 18:35:21 +00:00
|
|
|
|
#define CFG_FORTH_PCI_IRQ 15
|
|
|
|
|
|
2002-11-18 00:14:45 +00:00
|
|
|
|
#endif /* __CONFIG_H */
|