2018-05-06 21:58:06 +00:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0+ */
|
2017-08-31 10:42:54 +00:00
|
|
|
/*
|
2018-10-12 14:04:27 +00:00
|
|
|
* Copyright 2017-2018 NXP
|
2017-08-31 10:42:54 +00:00
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __LS1088_COMMON_H
|
|
|
|
#define __LS1088_COMMON_H
|
|
|
|
|
2018-01-06 03:34:24 +00:00
|
|
|
/* SPL build */
|
|
|
|
#ifdef CONFIG_SPL_BUILD
|
|
|
|
#define SPL_NO_BOARDINFO
|
|
|
|
#define SPL_NO_QIXIS
|
|
|
|
#define SPL_NO_PCI
|
|
|
|
#define SPL_NO_ENV
|
|
|
|
#define SPL_NO_RTC
|
|
|
|
#define SPL_NO_USB
|
|
|
|
#define SPL_NO_SATA
|
|
|
|
#define SPL_NO_QSPI
|
|
|
|
#define SPL_NO_IFC
|
|
|
|
#endif
|
2017-08-31 10:42:54 +00:00
|
|
|
|
|
|
|
#include <asm/arch/stream_id_lsch3.h>
|
|
|
|
#include <asm/arch/config.h>
|
|
|
|
#include <asm/arch/soc.h>
|
|
|
|
|
2018-10-12 14:04:27 +00:00
|
|
|
#define LS1088ARDB_PB_BOARD 0x4A
|
2017-08-31 10:42:54 +00:00
|
|
|
/* Link Definitions */
|
2018-12-27 04:37:55 +00:00
|
|
|
#ifdef CONFIG_TFABOOT
|
|
|
|
#define CONFIG_SYS_INIT_SP_ADDR CONFIG_SYS_TEXT_BASE
|
|
|
|
#else
|
2017-08-31 10:42:54 +00:00
|
|
|
#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
|
2018-12-27 04:37:55 +00:00
|
|
|
#endif
|
2017-08-31 10:42:54 +00:00
|
|
|
|
|
|
|
/* Link Definitions */
|
2017-12-14 12:07:09 +00:00
|
|
|
#define CONFIG_SYS_FSL_QSPI_BASE 0x20000000
|
2017-08-31 10:42:54 +00:00
|
|
|
|
|
|
|
#define CONFIG_VERY_BIG_RAM
|
|
|
|
#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
|
|
|
|
#define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
|
|
|
|
#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
|
|
|
|
#define CONFIG_SYS_DDR_BLOCK2_BASE 0x8080000000ULL
|
|
|
|
#define CONFIG_SYS_FSL_DDR_MAIN_NUM_CTRLS 1
|
|
|
|
/*
|
|
|
|
* SMP Definitinos
|
|
|
|
*/
|
2020-06-01 19:53:26 +00:00
|
|
|
#define CPU_RELEASE_ADDR secondary_boot_addr
|
2017-08-31 10:42:54 +00:00
|
|
|
|
2021-02-05 11:01:58 +00:00
|
|
|
/* GPIO */
|
|
|
|
|
2017-08-31 10:42:54 +00:00
|
|
|
/* I2C */
|
2019-07-23 10:43:11 +00:00
|
|
|
|
2017-08-31 10:42:54 +00:00
|
|
|
|
|
|
|
/* Serial Port */
|
|
|
|
#define CONFIG_SYS_NS16550_SERIAL
|
|
|
|
#define CONFIG_SYS_NS16550_REG_SIZE 1
|
|
|
|
#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0) / 2)
|
|
|
|
|
|
|
|
/*
|
|
|
|
* During booting, IFC is mapped at the region of 0x30000000.
|
|
|
|
* But this region is limited to 256MB. To accommodate NOR, promjet
|
|
|
|
* and FPGA. This region is divided as below:
|
|
|
|
* 0x30000000 - 0x37ffffff : 128MB : NOR flash
|
|
|
|
* 0x38000000 - 0x3BFFFFFF : 64MB : Promjet
|
|
|
|
* 0x3C000000 - 0x40000000 : 64MB : FPGA etc
|
|
|
|
*
|
|
|
|
* To accommodate bigger NOR flash and other devices, we will map IFC
|
|
|
|
* chip selects to as below:
|
|
|
|
* 0x5_1000_0000..0x5_1fff_ffff Memory Hole
|
|
|
|
* 0x5_2000_0000..0x5_3fff_ffff IFC CSx (FPGA, NAND and others 512MB)
|
|
|
|
* 0x5_4000_0000..0x5_7fff_ffff ASIC or others 1GB
|
|
|
|
* 0x5_8000_0000..0x5_bfff_ffff IFC CS0 1GB (NOR/Promjet)
|
|
|
|
* 0x5_C000_0000..0x5_ffff_ffff IFC CS1 1GB (NOR/Promjet)
|
|
|
|
*
|
|
|
|
* For e.g. NOR flash at CS0 will be mapped to 0x580000000 after relocation.
|
|
|
|
* CONFIG_SYS_FLASH_BASE has the final address (core view)
|
|
|
|
* CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
|
|
|
|
* CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
|
|
|
|
* CONFIG_SYS_TEXT_BASE is linked to 0x30000000 for booting
|
|
|
|
*/
|
|
|
|
|
|
|
|
#define CONFIG_SYS_FLASH_BASE 0x580000000ULL
|
|
|
|
#define CONFIG_SYS_FLASH_BASE_PHYS 0x80000000
|
|
|
|
#define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000
|
|
|
|
|
|
|
|
#define CONFIG_SYS_FLASH1_BASE_PHYS 0xC0000000
|
|
|
|
#define CONFIG_SYS_FLASH1_BASE_PHYS_EARLY 0x8000000
|
|
|
|
|
|
|
|
#ifndef __ASSEMBLY__
|
|
|
|
unsigned long long get_qixis_addr(void);
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#define QIXIS_BASE get_qixis_addr()
|
|
|
|
#define QIXIS_BASE_PHYS 0x20000000
|
|
|
|
#define QIXIS_BASE_PHYS_EARLY 0xC000000
|
|
|
|
|
|
|
|
|
|
|
|
#define CONFIG_SYS_NAND_BASE 0x530000000ULL
|
|
|
|
#define CONFIG_SYS_NAND_BASE_PHYS 0x30000000
|
|
|
|
|
|
|
|
|
|
|
|
/* MC firmware */
|
|
|
|
/* TODO Actual DPL max length needs to be confirmed with the MC FW team */
|
|
|
|
#define CONFIG_SYS_LS_MC_DPC_MAX_LENGTH 0x20000
|
|
|
|
#define CONFIG_SYS_LS_MC_DRAM_DPC_OFFSET 0x00F00000
|
|
|
|
#define CONFIG_SYS_LS_MC_DPL_MAX_LENGTH 0x20000
|
|
|
|
#define CONFIG_SYS_LS_MC_DRAM_DPL_OFFSET 0x00F20000
|
|
|
|
#define CONFIG_SYS_LS_MC_AIOP_IMG_MAX_LENGTH 0x200000
|
|
|
|
#define CONFIG_SYS_LS_MC_DRAM_AIOP_IMG_OFFSET 0x07000000
|
2017-10-05 06:56:53 +00:00
|
|
|
|
2017-08-31 10:42:54 +00:00
|
|
|
/*
|
|
|
|
* Carve out a DDR region which will not be used by u-boot/Linux
|
|
|
|
*
|
|
|
|
* It will be used by MC and Debug Server. The MC region must be
|
|
|
|
* 512MB aligned, so the min size to hide is 512MB.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#if defined(CONFIG_FSL_MC_ENET)
|
2019-02-27 09:11:02 +00:00
|
|
|
#define CONFIG_SYS_LS_MC_DRAM_BLOCK_MIN_SIZE (128UL * 1024 * 1024)
|
2017-08-31 10:42:54 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
/* Miscellaneous configurable options */
|
|
|
|
|
2017-11-02 04:20:47 +00:00
|
|
|
/* SATA */
|
|
|
|
#ifdef CONFIG_SCSI
|
|
|
|
#define CONFIG_SYS_SATA1 AHCI_BASE_ADDR1
|
|
|
|
#endif
|
|
|
|
|
2017-08-31 10:42:54 +00:00
|
|
|
/* Physical Memory Map */
|
|
|
|
|
|
|
|
#define CONFIG_HWCONFIG
|
|
|
|
#define HWCONFIG_BUFFER_SIZE 128
|
|
|
|
|
2018-01-06 03:34:24 +00:00
|
|
|
#ifndef SPL_NO_ENV
|
2017-08-31 10:42:54 +00:00
|
|
|
/* Initial environment variables */
|
|
|
|
#define CONFIG_EXTRA_ENV_SETTINGS \
|
|
|
|
"hwconfig=fsl_ddr:bank_intlv=auto\0" \
|
|
|
|
"loadaddr=0x80100000\0" \
|
|
|
|
"kernel_addr=0x100000\0" \
|
|
|
|
"ramdisk_addr=0x800000\0" \
|
|
|
|
"ramdisk_size=0x2000000\0" \
|
|
|
|
"fdt_high=0xa0000000\0" \
|
|
|
|
"initrd_high=0xffffffffffffffff\0" \
|
|
|
|
"kernel_start=0x581000000\0" \
|
|
|
|
"kernel_load=0xa0000000\0" \
|
|
|
|
"kernel_size=0x2800000\0" \
|
|
|
|
"console=ttyAMA0,38400n8\0" \
|
|
|
|
"mcinitcmd=fsl_mc start mc 0x580a00000" \
|
|
|
|
" 0x580e00000 \0"
|
2018-01-06 03:34:24 +00:00
|
|
|
#endif
|
2017-08-31 10:42:54 +00:00
|
|
|
|
2017-11-06 07:48:43 +00:00
|
|
|
#ifdef CONFIG_SPL
|
|
|
|
#define CONFIG_SPL_BSS_START_ADDR 0x80100000
|
|
|
|
#define CONFIG_SPL_STACK (CONFIG_SYS_FSL_OCRAM_BASE + 0x9ff0)
|
2018-08-23 17:23:33 +00:00
|
|
|
#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
|
2017-11-06 07:48:43 +00:00
|
|
|
|
|
|
|
#define CONFIG_SYS_SPL_MALLOC_SIZE 0x00100000
|
|
|
|
#define CONFIG_SYS_SPL_MALLOC_START 0x80200000
|
2018-01-06 03:34:25 +00:00
|
|
|
|
2019-11-07 16:11:32 +00:00
|
|
|
#ifdef CONFIG_NXP_ESBC
|
2018-01-06 03:34:25 +00:00
|
|
|
#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
|
|
|
|
/*
|
|
|
|
* HDR would be appended at end of image and copied to DDR along
|
|
|
|
* with U-Boot image. Here u-boot max. size is 512K. So if binary
|
|
|
|
* size increases then increase this size in case of secure boot as
|
|
|
|
* it uses raw u-boot image instead of fit image.
|
|
|
|
*/
|
|
|
|
#define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
|
|
|
|
#else
|
|
|
|
#define CONFIG_SYS_MONITOR_LEN 0x100000
|
2019-11-07 16:11:32 +00:00
|
|
|
#endif /* ifdef CONFIG_NXP_ESBC */
|
2018-01-06 03:34:25 +00:00
|
|
|
|
2017-11-06 07:48:43 +00:00
|
|
|
#endif
|
2017-08-31 10:42:54 +00:00
|
|
|
#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
|
|
|
|
|
|
|
|
#endif /* __LS1088_COMMON_H */
|