2018-05-06 21:58:06 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
2015-01-15 09:01:51 +00:00
|
|
|
/*
|
|
|
|
* (C) Copyright 2014 - 2015 Xilinx, Inc.
|
|
|
|
* Michal Simek <michal.simek@xilinx.com>
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
2015-09-30 15:26:55 +00:00
|
|
|
#include <sata.h>
|
2015-07-23 11:27:40 +00:00
|
|
|
#include <ahci.h>
|
|
|
|
#include <scsi.h>
|
2016-04-22 12:28:54 +00:00
|
|
|
#include <malloc.h>
|
2018-04-19 13:43:38 +00:00
|
|
|
#include <wdt.h>
|
2015-11-05 07:34:35 +00:00
|
|
|
#include <asm/arch/clk.h>
|
2015-01-15 09:01:51 +00:00
|
|
|
#include <asm/arch/hardware.h>
|
|
|
|
#include <asm/arch/sys_proto.h>
|
2018-01-10 08:36:09 +00:00
|
|
|
#include <asm/arch/psu_init_gpl.h>
|
2015-01-15 09:01:51 +00:00
|
|
|
#include <asm/io.h>
|
2018-04-25 09:20:43 +00:00
|
|
|
#include <dm/device.h>
|
2018-04-19 13:43:38 +00:00
|
|
|
#include <dm/uclass.h>
|
2015-08-04 07:33:26 +00:00
|
|
|
#include <usb.h>
|
|
|
|
#include <dwc3-uboot.h>
|
2016-02-01 14:05:58 +00:00
|
|
|
#include <zynqmppl.h>
|
2016-04-22 09:48:49 +00:00
|
|
|
#include <i2c.h>
|
2016-09-01 09:16:40 +00:00
|
|
|
#include <g_dnl.h>
|
2015-01-15 09:01:51 +00:00
|
|
|
|
|
|
|
DECLARE_GLOBAL_DATA_PTR;
|
|
|
|
|
2018-04-19 13:43:38 +00:00
|
|
|
#if !defined(CONFIG_SPL_BUILD) && defined(CONFIG_WDT)
|
|
|
|
static struct udevice *watchdog_dev;
|
|
|
|
#endif
|
|
|
|
|
2016-02-01 14:05:58 +00:00
|
|
|
#if defined(CONFIG_FPGA) && defined(CONFIG_FPGA_ZYNQMPPL) && \
|
|
|
|
!defined(CONFIG_SPL_BUILD)
|
|
|
|
static xilinx_desc zynqmppl = XILINX_ZYNQMP_DESC;
|
|
|
|
|
|
|
|
static const struct {
|
2017-11-06 11:55:59 +00:00
|
|
|
u32 id;
|
2017-08-22 12:58:53 +00:00
|
|
|
u32 ver;
|
2016-02-01 14:05:58 +00:00
|
|
|
char *name;
|
2018-03-02 10:50:10 +00:00
|
|
|
bool evexists;
|
2016-02-01 14:05:58 +00:00
|
|
|
} zynqmp_devices[] = {
|
|
|
|
{
|
|
|
|
.id = 0x10,
|
|
|
|
.name = "3eg",
|
|
|
|
},
|
2017-08-22 12:58:53 +00:00
|
|
|
{
|
|
|
|
.id = 0x10,
|
|
|
|
.ver = 0x2c,
|
|
|
|
.name = "3cg",
|
|
|
|
},
|
2016-02-01 14:05:58 +00:00
|
|
|
{
|
|
|
|
.id = 0x11,
|
|
|
|
.name = "2eg",
|
|
|
|
},
|
2017-08-22 12:58:53 +00:00
|
|
|
{
|
|
|
|
.id = 0x11,
|
|
|
|
.ver = 0x2c,
|
|
|
|
.name = "2cg",
|
|
|
|
},
|
2016-02-01 14:05:58 +00:00
|
|
|
{
|
|
|
|
.id = 0x20,
|
|
|
|
.name = "5ev",
|
2018-03-02 10:50:10 +00:00
|
|
|
.evexists = 1,
|
2016-02-01 14:05:58 +00:00
|
|
|
},
|
2017-08-22 12:58:53 +00:00
|
|
|
{
|
|
|
|
.id = 0x20,
|
|
|
|
.ver = 0x100,
|
|
|
|
.name = "5eg",
|
2018-03-02 10:50:10 +00:00
|
|
|
.evexists = 1,
|
2017-08-22 12:58:53 +00:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.id = 0x20,
|
|
|
|
.ver = 0x12c,
|
|
|
|
.name = "5cg",
|
|
|
|
},
|
2016-02-01 14:05:58 +00:00
|
|
|
{
|
|
|
|
.id = 0x21,
|
|
|
|
.name = "4ev",
|
2018-03-02 10:50:10 +00:00
|
|
|
.evexists = 1,
|
2016-02-01 14:05:58 +00:00
|
|
|
},
|
2017-08-22 12:58:53 +00:00
|
|
|
{
|
|
|
|
.id = 0x21,
|
|
|
|
.ver = 0x100,
|
|
|
|
.name = "4eg",
|
2018-03-02 10:50:10 +00:00
|
|
|
.evexists = 1,
|
2017-08-22 12:58:53 +00:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.id = 0x21,
|
|
|
|
.ver = 0x12c,
|
|
|
|
.name = "4cg",
|
|
|
|
},
|
2016-02-01 14:05:58 +00:00
|
|
|
{
|
|
|
|
.id = 0x30,
|
|
|
|
.name = "7ev",
|
2018-03-02 10:50:10 +00:00
|
|
|
.evexists = 1,
|
2016-02-01 14:05:58 +00:00
|
|
|
},
|
2017-08-22 12:58:53 +00:00
|
|
|
{
|
|
|
|
.id = 0x30,
|
|
|
|
.ver = 0x100,
|
|
|
|
.name = "7eg",
|
2018-03-02 10:50:10 +00:00
|
|
|
.evexists = 1,
|
2017-08-22 12:58:53 +00:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.id = 0x30,
|
|
|
|
.ver = 0x12c,
|
|
|
|
.name = "7cg",
|
|
|
|
},
|
2016-02-01 14:05:58 +00:00
|
|
|
{
|
|
|
|
.id = 0x38,
|
|
|
|
.name = "9eg",
|
|
|
|
},
|
2017-08-22 12:58:53 +00:00
|
|
|
{
|
|
|
|
.id = 0x38,
|
|
|
|
.ver = 0x2c,
|
|
|
|
.name = "9cg",
|
|
|
|
},
|
2016-02-01 14:05:58 +00:00
|
|
|
{
|
|
|
|
.id = 0x39,
|
|
|
|
.name = "6eg",
|
|
|
|
},
|
2017-08-22 12:58:53 +00:00
|
|
|
{
|
|
|
|
.id = 0x39,
|
|
|
|
.ver = 0x2c,
|
|
|
|
.name = "6cg",
|
|
|
|
},
|
2016-02-01 14:05:58 +00:00
|
|
|
{
|
|
|
|
.id = 0x40,
|
|
|
|
.name = "11eg",
|
|
|
|
},
|
2017-08-22 12:58:53 +00:00
|
|
|
{ /* For testing purpose only */
|
|
|
|
.id = 0x50,
|
|
|
|
.ver = 0x2c,
|
|
|
|
.name = "15cg",
|
|
|
|
},
|
2016-02-01 14:05:58 +00:00
|
|
|
{
|
|
|
|
.id = 0x50,
|
|
|
|
.name = "15eg",
|
|
|
|
},
|
|
|
|
{
|
|
|
|
.id = 0x58,
|
|
|
|
.name = "19eg",
|
|
|
|
},
|
|
|
|
{
|
|
|
|
.id = 0x59,
|
|
|
|
.name = "17eg",
|
|
|
|
},
|
2017-06-02 06:08:59 +00:00
|
|
|
{
|
|
|
|
.id = 0x61,
|
|
|
|
.name = "21dr",
|
|
|
|
},
|
|
|
|
{
|
|
|
|
.id = 0x63,
|
|
|
|
.name = "23dr",
|
|
|
|
},
|
|
|
|
{
|
|
|
|
.id = 0x65,
|
|
|
|
.name = "25dr",
|
|
|
|
},
|
|
|
|
{
|
|
|
|
.id = 0x64,
|
|
|
|
.name = "27dr",
|
|
|
|
},
|
|
|
|
{
|
|
|
|
.id = 0x60,
|
|
|
|
.name = "28dr",
|
|
|
|
},
|
|
|
|
{
|
|
|
|
.id = 0x62,
|
|
|
|
.name = "29dr",
|
|
|
|
},
|
2016-02-01 14:05:58 +00:00
|
|
|
};
|
2017-07-25 06:21:37 +00:00
|
|
|
#endif
|
2016-02-01 14:05:58 +00:00
|
|
|
|
2017-07-25 06:21:38 +00:00
|
|
|
int chip_id(unsigned char id)
|
2016-02-01 14:05:58 +00:00
|
|
|
{
|
|
|
|
struct pt_regs regs;
|
2017-07-25 06:21:36 +00:00
|
|
|
int val = -EINVAL;
|
2016-02-01 14:05:58 +00:00
|
|
|
|
2017-07-25 06:21:37 +00:00
|
|
|
if (current_el() != 3) {
|
|
|
|
regs.regs[0] = ZYNQMP_SIP_SVC_CSU_DMA_CHIPID;
|
|
|
|
regs.regs[1] = 0;
|
|
|
|
regs.regs[2] = 0;
|
|
|
|
regs.regs[3] = 0;
|
|
|
|
|
|
|
|
smc_call(®s);
|
|
|
|
|
|
|
|
/*
|
|
|
|
* SMC returns:
|
|
|
|
* regs[0][31:0] = status of the operation
|
|
|
|
* regs[0][63:32] = CSU.IDCODE register
|
|
|
|
* regs[1][31:0] = CSU.version register
|
2017-08-22 12:58:53 +00:00
|
|
|
* regs[1][63:32] = CSU.IDCODE2 register
|
2017-07-25 06:21:37 +00:00
|
|
|
*/
|
|
|
|
switch (id) {
|
|
|
|
case IDCODE:
|
|
|
|
regs.regs[0] = upper_32_bits(regs.regs[0]);
|
|
|
|
regs.regs[0] &= ZYNQMP_CSU_IDCODE_DEVICE_CODE_MASK |
|
|
|
|
ZYNQMP_CSU_IDCODE_SVD_MASK;
|
|
|
|
regs.regs[0] >>= ZYNQMP_CSU_IDCODE_SVD_SHIFT;
|
|
|
|
val = regs.regs[0];
|
|
|
|
break;
|
|
|
|
case VERSION:
|
|
|
|
regs.regs[1] = lower_32_bits(regs.regs[1]);
|
|
|
|
regs.regs[1] &= ZYNQMP_CSU_SILICON_VER_MASK;
|
|
|
|
val = regs.regs[1];
|
|
|
|
break;
|
2017-08-22 12:58:53 +00:00
|
|
|
case IDCODE2:
|
|
|
|
regs.regs[1] = lower_32_bits(regs.regs[1]);
|
|
|
|
regs.regs[1] >>= ZYNQMP_CSU_VERSION_EMPTY_SHIFT;
|
|
|
|
val = regs.regs[1];
|
|
|
|
break;
|
2017-07-25 06:21:37 +00:00
|
|
|
default:
|
|
|
|
printf("%s, Invalid Req:0x%x\n", __func__, id);
|
|
|
|
}
|
|
|
|
} else {
|
|
|
|
switch (id) {
|
|
|
|
case IDCODE:
|
|
|
|
val = readl(ZYNQMP_CSU_IDCODE_ADDR);
|
|
|
|
val &= ZYNQMP_CSU_IDCODE_DEVICE_CODE_MASK |
|
|
|
|
ZYNQMP_CSU_IDCODE_SVD_MASK;
|
|
|
|
val >>= ZYNQMP_CSU_IDCODE_SVD_SHIFT;
|
|
|
|
break;
|
|
|
|
case VERSION:
|
|
|
|
val = readl(ZYNQMP_CSU_VER_ADDR);
|
|
|
|
val &= ZYNQMP_CSU_SILICON_VER_MASK;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
printf("%s, Invalid Req:0x%x\n", __func__, id);
|
|
|
|
}
|
2017-07-25 06:21:36 +00:00
|
|
|
}
|
2016-09-29 18:44:41 +00:00
|
|
|
|
2017-07-25 06:21:36 +00:00
|
|
|
return val;
|
2016-02-01 14:05:58 +00:00
|
|
|
}
|
|
|
|
|
2018-03-02 10:50:10 +00:00
|
|
|
#define ZYNQMP_VERSION_SIZE 9
|
|
|
|
#define ZYNQMP_PL_STATUS_BIT 9
|
|
|
|
#define ZYNQMP_PL_STATUS_MASK BIT(ZYNQMP_PL_STATUS_BIT)
|
|
|
|
#define ZYNQMP_CSU_VERSION_MASK ~(ZYNQMP_PL_STATUS_MASK)
|
|
|
|
|
2017-07-25 06:21:37 +00:00
|
|
|
#if defined(CONFIG_FPGA) && defined(CONFIG_FPGA_ZYNQMPPL) && \
|
|
|
|
!defined(CONFIG_SPL_BUILD)
|
2016-02-01 14:05:58 +00:00
|
|
|
static char *zynqmp_get_silicon_idcode_name(void)
|
|
|
|
{
|
2017-08-22 12:58:53 +00:00
|
|
|
u32 i, id, ver;
|
2018-03-02 10:50:10 +00:00
|
|
|
char *buf;
|
|
|
|
static char name[ZYNQMP_VERSION_SIZE];
|
2016-02-01 14:05:58 +00:00
|
|
|
|
2017-07-25 06:21:36 +00:00
|
|
|
id = chip_id(IDCODE);
|
2017-08-22 12:58:53 +00:00
|
|
|
ver = chip_id(IDCODE2);
|
|
|
|
|
2016-02-01 14:05:58 +00:00
|
|
|
for (i = 0; i < ARRAY_SIZE(zynqmp_devices); i++) {
|
2018-03-02 10:50:10 +00:00
|
|
|
if ((zynqmp_devices[i].id == id) &&
|
|
|
|
(zynqmp_devices[i].ver == (ver &
|
|
|
|
ZYNQMP_CSU_VERSION_MASK))) {
|
|
|
|
strncat(name, "zu", 2);
|
|
|
|
strncat(name, zynqmp_devices[i].name,
|
|
|
|
ZYNQMP_VERSION_SIZE - 3);
|
|
|
|
break;
|
|
|
|
}
|
2016-02-01 14:05:58 +00:00
|
|
|
}
|
2018-03-02 10:50:10 +00:00
|
|
|
|
|
|
|
if (i >= ARRAY_SIZE(zynqmp_devices))
|
|
|
|
return "unknown";
|
|
|
|
|
|
|
|
if (!zynqmp_devices[i].evexists)
|
|
|
|
return name;
|
|
|
|
|
|
|
|
if (ver & ZYNQMP_PL_STATUS_MASK)
|
|
|
|
return name;
|
|
|
|
|
|
|
|
if (strstr(name, "eg") || strstr(name, "ev")) {
|
|
|
|
buf = strstr(name, "e");
|
|
|
|
*buf = '\0';
|
|
|
|
}
|
|
|
|
|
|
|
|
return name;
|
2016-02-01 14:05:58 +00:00
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2017-02-07 13:32:26 +00:00
|
|
|
int board_early_init_f(void)
|
|
|
|
{
|
2018-01-10 10:48:48 +00:00
|
|
|
int ret = 0;
|
2017-02-07 13:32:26 +00:00
|
|
|
#if !defined(CONFIG_SPL_BUILD) && defined(CONFIG_CLK_ZYNQMP)
|
|
|
|
zynqmp_pmufw_version();
|
|
|
|
#endif
|
2017-07-12 11:08:41 +00:00
|
|
|
|
2018-01-15 11:52:59 +00:00
|
|
|
#if defined(CONFIG_ZYNQMP_PSU_INIT_ENABLED)
|
2018-01-10 10:48:48 +00:00
|
|
|
ret = psu_init();
|
2017-07-12 11:08:41 +00:00
|
|
|
#endif
|
|
|
|
|
2018-04-19 13:43:38 +00:00
|
|
|
#if defined(CONFIG_WDT) && !defined(CONFIG_SPL_BUILD)
|
|
|
|
/* bss is not cleared at time when watchdog_reset() is called */
|
|
|
|
watchdog_dev = NULL;
|
|
|
|
#endif
|
|
|
|
|
2018-01-10 10:48:48 +00:00
|
|
|
return ret;
|
2017-02-07 13:32:26 +00:00
|
|
|
}
|
|
|
|
|
2015-01-15 09:01:51 +00:00
|
|
|
int board_init(void)
|
|
|
|
{
|
2015-06-22 12:31:06 +00:00
|
|
|
printf("EL Level:\tEL%d\n", current_el());
|
|
|
|
|
2016-02-01 14:05:58 +00:00
|
|
|
#if defined(CONFIG_FPGA) && defined(CONFIG_FPGA_ZYNQMPPL) && \
|
|
|
|
!defined(CONFIG_SPL_BUILD) || (defined(CONFIG_SPL_FPGA_SUPPORT) && \
|
|
|
|
defined(CONFIG_SPL_BUILD))
|
|
|
|
if (current_el() != 3) {
|
2018-03-02 10:50:10 +00:00
|
|
|
zynqmppl.name = zynqmp_get_silicon_idcode_name();
|
2016-02-01 14:05:58 +00:00
|
|
|
printf("Chip ID:\t%s\n", zynqmppl.name);
|
|
|
|
fpga_init();
|
|
|
|
fpga_add(fpga_xilinx, &zynqmppl);
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2018-04-19 13:43:38 +00:00
|
|
|
#if !defined(CONFIG_SPL_BUILD) && defined(CONFIG_WDT)
|
|
|
|
if (uclass_get_device(UCLASS_WDT, 0, &watchdog_dev)) {
|
|
|
|
puts("Watchdog: Not found!\n");
|
|
|
|
} else {
|
|
|
|
wdt_start(watchdog_dev, 0, 0);
|
|
|
|
puts("Watchdog: Started\n");
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2015-01-15 09:01:51 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2018-04-19 13:43:38 +00:00
|
|
|
#ifdef CONFIG_WATCHDOG
|
|
|
|
/* Called by macro WATCHDOG_RESET */
|
|
|
|
void watchdog_reset(void)
|
|
|
|
{
|
|
|
|
# if !defined(CONFIG_SPL_BUILD)
|
|
|
|
static ulong next_reset;
|
|
|
|
ulong now;
|
|
|
|
|
|
|
|
if (!watchdog_dev)
|
|
|
|
return;
|
|
|
|
|
|
|
|
now = timer_get_us();
|
|
|
|
|
|
|
|
/* Do not reset the watchdog too often */
|
|
|
|
if (now > next_reset) {
|
|
|
|
wdt_reset(watchdog_dev);
|
|
|
|
next_reset = now + 1000;
|
|
|
|
}
|
|
|
|
# endif
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2015-01-15 09:01:51 +00:00
|
|
|
int board_early_init_r(void)
|
|
|
|
{
|
|
|
|
u32 val;
|
|
|
|
|
2017-12-07 09:35:30 +00:00
|
|
|
if (current_el() != 3)
|
|
|
|
return 0;
|
|
|
|
|
2017-07-12 08:32:18 +00:00
|
|
|
val = readl(&crlapb_base->timestamp_ref_ctrl);
|
|
|
|
val &= ZYNQMP_CRL_APB_TIMESTAMP_REF_CTRL_CLKACT;
|
|
|
|
|
2017-12-07 09:35:30 +00:00
|
|
|
if (!val) {
|
2015-11-05 07:34:35 +00:00
|
|
|
val = readl(&crlapb_base->timestamp_ref_ctrl);
|
|
|
|
val |= ZYNQMP_CRL_APB_TIMESTAMP_REF_CTRL_CLKACT;
|
|
|
|
writel(val, &crlapb_base->timestamp_ref_ctrl);
|
2015-01-15 09:01:51 +00:00
|
|
|
|
2015-11-05 07:34:35 +00:00
|
|
|
/* Program freq register in System counter */
|
|
|
|
writel(zynqmp_get_system_timer_freq(),
|
|
|
|
&iou_scntr_secure->base_frequency_id_register);
|
|
|
|
/* And enable system counter */
|
|
|
|
writel(ZYNQMP_IOU_SCNTR_COUNTER_CONTROL_REGISTER_EN,
|
|
|
|
&iou_scntr_secure->counter_control_register);
|
|
|
|
}
|
2015-01-15 09:01:51 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2016-04-22 09:48:49 +00:00
|
|
|
int zynq_board_read_rom_ethaddr(unsigned char *ethaddr)
|
|
|
|
{
|
|
|
|
#if defined(CONFIG_ZYNQ_GEM_EEPROM_ADDR) && \
|
|
|
|
defined(CONFIG_ZYNQ_GEM_I2C_MAC_OFFSET) && \
|
|
|
|
defined(CONFIG_ZYNQ_EEPROM_BUS)
|
|
|
|
i2c_set_bus_num(CONFIG_ZYNQ_EEPROM_BUS);
|
|
|
|
|
|
|
|
if (eeprom_read(CONFIG_ZYNQ_GEM_EEPROM_ADDR,
|
|
|
|
CONFIG_ZYNQ_GEM_I2C_MAC_OFFSET,
|
|
|
|
ethaddr, 6))
|
|
|
|
printf("I2C EEPROM MAC address read failed\n");
|
|
|
|
#endif
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2018-02-16 07:26:17 +00:00
|
|
|
unsigned long do_go_exec(ulong (*entry)(int, char * const []), int argc,
|
|
|
|
char * const argv[])
|
|
|
|
{
|
|
|
|
int ret = 0;
|
|
|
|
|
|
|
|
if (current_el() > 1) {
|
|
|
|
smp_kick_all_cpus();
|
|
|
|
dcache_disable();
|
|
|
|
armv8_switch_to_el1(0x0, 0, 0, 0, (unsigned long)entry,
|
|
|
|
ES_TO_AARCH64);
|
|
|
|
} else {
|
|
|
|
printf("FAIL: current EL is not above EL1\n");
|
|
|
|
ret = EINVAL;
|
|
|
|
}
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2016-02-08 08:34:53 +00:00
|
|
|
#if !defined(CONFIG_SYS_SDRAM_BASE) && !defined(CONFIG_SYS_SDRAM_SIZE)
|
2017-03-31 14:40:32 +00:00
|
|
|
int dram_init_banksize(void)
|
2016-12-09 12:56:54 +00:00
|
|
|
{
|
2018-04-20 07:00:40 +00:00
|
|
|
int ret;
|
|
|
|
|
|
|
|
ret = fdtdec_setup_memory_banksize();
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
mem_map_fill();
|
|
|
|
|
|
|
|
return 0;
|
2016-12-06 15:31:53 +00:00
|
|
|
}
|
2016-02-08 08:34:53 +00:00
|
|
|
|
2016-12-09 12:56:54 +00:00
|
|
|
int dram_init(void)
|
2016-12-06 15:31:53 +00:00
|
|
|
{
|
2016-12-18 14:03:34 +00:00
|
|
|
if (fdtdec_setup_memory_size() != 0)
|
|
|
|
return -EINVAL;
|
2016-12-06 15:31:53 +00:00
|
|
|
|
2016-12-09 12:56:54 +00:00
|
|
|
return 0;
|
2016-02-08 08:34:53 +00:00
|
|
|
}
|
|
|
|
#else
|
2018-04-20 07:00:40 +00:00
|
|
|
int dram_init_banksize(void)
|
|
|
|
{
|
|
|
|
#if defined(CONFIG_NR_DRAM_BANKS)
|
|
|
|
gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE;
|
|
|
|
gd->bd->bi_dram[0].size = get_effective_memsize();
|
|
|
|
#endif
|
|
|
|
|
|
|
|
mem_map_fill();
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2015-01-15 09:01:51 +00:00
|
|
|
int dram_init(void)
|
|
|
|
{
|
2018-04-11 14:12:28 +00:00
|
|
|
gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE,
|
|
|
|
CONFIG_SYS_SDRAM_SIZE);
|
2015-01-15 09:01:51 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
2016-02-08 08:34:53 +00:00
|
|
|
#endif
|
2015-01-15 09:01:51 +00:00
|
|
|
|
|
|
|
void reset_cpu(ulong addr)
|
|
|
|
{
|
|
|
|
}
|
|
|
|
|
2018-05-17 12:06:06 +00:00
|
|
|
static const struct {
|
|
|
|
u32 bit;
|
|
|
|
const char *name;
|
|
|
|
} reset_reasons[] = {
|
|
|
|
{ RESET_REASON_DEBUG_SYS, "DEBUG" },
|
|
|
|
{ RESET_REASON_SOFT, "SOFT" },
|
|
|
|
{ RESET_REASON_SRST, "SRST" },
|
|
|
|
{ RESET_REASON_PSONLY, "PS-ONLY" },
|
|
|
|
{ RESET_REASON_PMU, "PMU" },
|
|
|
|
{ RESET_REASON_INTERNAL, "INTERNAL" },
|
|
|
|
{ RESET_REASON_EXTERNAL, "EXTERNAL" },
|
|
|
|
{}
|
|
|
|
};
|
|
|
|
|
|
|
|
static u32 reset_reason(void)
|
|
|
|
{
|
|
|
|
u32 ret;
|
|
|
|
int i;
|
|
|
|
const char *reason = NULL;
|
|
|
|
|
|
|
|
ret = readl(&crlapb_base->reset_reason);
|
|
|
|
|
|
|
|
puts("Reset reason:\t");
|
|
|
|
|
|
|
|
for (i = 0; i < ARRAY_SIZE(reset_reasons); i++) {
|
|
|
|
if (ret & reset_reasons[i].bit) {
|
|
|
|
reason = reset_reasons[i].name;
|
|
|
|
printf("%s ", reset_reasons[i].name);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
puts("\n");
|
|
|
|
|
|
|
|
env_set("reset_reason", reason);
|
|
|
|
|
|
|
|
writel(~0, &crlapb_base->reset_reason);
|
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2015-01-15 09:01:51 +00:00
|
|
|
int board_late_init(void)
|
|
|
|
{
|
|
|
|
u32 reg = 0;
|
|
|
|
u8 bootmode;
|
2018-04-25 09:20:43 +00:00
|
|
|
struct udevice *dev;
|
|
|
|
int bootseq = -1;
|
|
|
|
int bootseq_len = 0;
|
2018-04-25 09:10:34 +00:00
|
|
|
int env_targets_len = 0;
|
2016-04-22 12:28:54 +00:00
|
|
|
const char *mode;
|
|
|
|
char *new_targets;
|
2017-12-20 11:05:06 +00:00
|
|
|
char *env_targets;
|
2017-02-21 12:28:28 +00:00
|
|
|
int ret;
|
2016-04-22 12:28:54 +00:00
|
|
|
|
|
|
|
if (!(gd->flags & GD_FLG_ENV_DEFAULT)) {
|
|
|
|
debug("Saved variables - Skipping\n");
|
|
|
|
return 0;
|
|
|
|
}
|
2015-01-15 09:01:51 +00:00
|
|
|
|
2017-02-21 12:28:28 +00:00
|
|
|
ret = zynqmp_mmio_read((ulong)&crlapb_base->boot_mode, ®);
|
|
|
|
if (ret)
|
|
|
|
return -EINVAL;
|
|
|
|
|
2016-10-25 09:43:02 +00:00
|
|
|
if (reg >> BOOT_MODE_ALT_SHIFT)
|
|
|
|
reg >>= BOOT_MODE_ALT_SHIFT;
|
|
|
|
|
2015-01-15 09:01:51 +00:00
|
|
|
bootmode = reg & BOOT_MODES_MASK;
|
|
|
|
|
2015-09-20 15:20:42 +00:00
|
|
|
puts("Bootmode: ");
|
2015-01-15 09:01:51 +00:00
|
|
|
switch (bootmode) {
|
2016-08-19 12:14:52 +00:00
|
|
|
case USB_MODE:
|
|
|
|
puts("USB_MODE\n");
|
|
|
|
mode = "usb";
|
2017-12-01 14:18:24 +00:00
|
|
|
env_set("modeboot", "usb_dfu_spl");
|
2016-08-19 12:14:52 +00:00
|
|
|
break;
|
2015-03-13 05:40:26 +00:00
|
|
|
case JTAG_MODE:
|
2015-09-20 15:20:42 +00:00
|
|
|
puts("JTAG_MODE\n");
|
2016-04-22 12:28:54 +00:00
|
|
|
mode = "pxe dhcp";
|
2017-12-01 14:18:24 +00:00
|
|
|
env_set("modeboot", "jtagboot");
|
2015-03-13 05:40:26 +00:00
|
|
|
break;
|
|
|
|
case QSPI_MODE_24BIT:
|
|
|
|
case QSPI_MODE_32BIT:
|
2016-04-22 12:28:54 +00:00
|
|
|
mode = "qspi0";
|
2015-09-20 15:20:42 +00:00
|
|
|
puts("QSPI_MODE\n");
|
2017-12-01 14:18:24 +00:00
|
|
|
env_set("modeboot", "qspiboot");
|
2015-03-13 05:40:26 +00:00
|
|
|
break;
|
2015-04-15 13:02:28 +00:00
|
|
|
case EMMC_MODE:
|
2015-10-05 13:59:38 +00:00
|
|
|
puts("EMMC_MODE\n");
|
2016-04-22 12:28:54 +00:00
|
|
|
mode = "mmc0";
|
2017-12-01 14:18:24 +00:00
|
|
|
env_set("modeboot", "emmcboot");
|
2015-10-05 13:59:38 +00:00
|
|
|
break;
|
|
|
|
case SD_MODE:
|
2015-09-20 15:20:42 +00:00
|
|
|
puts("SD_MODE\n");
|
2018-04-25 09:20:43 +00:00
|
|
|
if (uclass_get_device_by_name(UCLASS_MMC,
|
|
|
|
"sdhci@ff160000", &dev)) {
|
|
|
|
puts("Boot from SD0 but without SD0 enabled!\n");
|
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
debug("mmc0 device found at %p, seq %d\n", dev, dev->seq);
|
|
|
|
|
|
|
|
mode = "mmc";
|
|
|
|
bootseq = dev->seq;
|
2017-12-01 14:18:24 +00:00
|
|
|
env_set("modeboot", "sdboot");
|
2015-01-15 09:01:51 +00:00
|
|
|
break;
|
2016-09-21 06:15:05 +00:00
|
|
|
case SD1_LSHFT_MODE:
|
|
|
|
puts("LVL_SHFT_");
|
|
|
|
/* fall through */
|
2015-10-05 08:51:12 +00:00
|
|
|
case SD_MODE1:
|
2015-09-20 15:20:42 +00:00
|
|
|
puts("SD_MODE1\n");
|
2018-04-25 09:20:43 +00:00
|
|
|
if (uclass_get_device_by_name(UCLASS_MMC,
|
|
|
|
"sdhci@ff170000", &dev)) {
|
|
|
|
puts("Boot from SD1 but without SD1 enabled!\n");
|
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
debug("mmc1 device found at %p, seq %d\n", dev, dev->seq);
|
|
|
|
|
|
|
|
mode = "mmc";
|
|
|
|
bootseq = dev->seq;
|
2017-12-01 14:18:24 +00:00
|
|
|
env_set("modeboot", "sdboot");
|
2015-10-05 08:51:12 +00:00
|
|
|
break;
|
|
|
|
case NAND_MODE:
|
2015-09-20 15:20:42 +00:00
|
|
|
puts("NAND_MODE\n");
|
2016-04-22 12:28:54 +00:00
|
|
|
mode = "nand0";
|
2017-12-01 14:18:24 +00:00
|
|
|
env_set("modeboot", "nandboot");
|
2015-10-05 08:51:12 +00:00
|
|
|
break;
|
2015-01-15 09:01:51 +00:00
|
|
|
default:
|
2016-04-22 12:28:54 +00:00
|
|
|
mode = "";
|
2015-01-15 09:01:51 +00:00
|
|
|
printf("Invalid Boot Mode:0x%x\n", bootmode);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
2018-04-25 09:20:43 +00:00
|
|
|
if (bootseq >= 0) {
|
|
|
|
bootseq_len = snprintf(NULL, 0, "%i", bootseq);
|
|
|
|
debug("Bootseq len: %x\n", bootseq_len);
|
|
|
|
}
|
|
|
|
|
2016-04-22 12:28:54 +00:00
|
|
|
/*
|
|
|
|
* One terminating char + one byte for space between mode
|
|
|
|
* and default boot_targets
|
|
|
|
*/
|
2017-12-20 11:05:06 +00:00
|
|
|
env_targets = env_get("boot_targets");
|
2018-04-25 09:10:34 +00:00
|
|
|
if (env_targets)
|
|
|
|
env_targets_len = strlen(env_targets);
|
|
|
|
|
2018-04-25 09:20:43 +00:00
|
|
|
new_targets = calloc(1, strlen(mode) + env_targets_len + 2 +
|
|
|
|
bootseq_len);
|
2018-04-25 09:10:34 +00:00
|
|
|
|
2018-04-25 09:20:43 +00:00
|
|
|
if (bootseq >= 0)
|
|
|
|
sprintf(new_targets, "%s%x %s", mode, bootseq,
|
|
|
|
env_targets ? env_targets : "");
|
|
|
|
else
|
|
|
|
sprintf(new_targets, "%s %s", mode,
|
|
|
|
env_targets ? env_targets : "");
|
2016-04-22 12:28:54 +00:00
|
|
|
|
2017-08-03 18:22:09 +00:00
|
|
|
env_set("boot_targets", new_targets);
|
2016-04-22 12:28:54 +00:00
|
|
|
|
2018-05-17 12:06:06 +00:00
|
|
|
reset_reason();
|
|
|
|
|
2015-01-15 09:01:51 +00:00
|
|
|
return 0;
|
|
|
|
}
|
2015-08-04 07:31:05 +00:00
|
|
|
|
|
|
|
int checkboard(void)
|
|
|
|
{
|
2016-01-25 10:04:21 +00:00
|
|
|
puts("Board: Xilinx ZynqMP\n");
|
2015-08-04 07:31:05 +00:00
|
|
|
return 0;
|
|
|
|
}
|