2015-01-15 09:01:51 +00:00
|
|
|
/*
|
|
|
|
* (C) Copyright 2014 - 2015 Xilinx, Inc.
|
|
|
|
* Michal Simek <michal.simek@xilinx.com>
|
|
|
|
*
|
|
|
|
* SPDX-License-Identifier: GPL-2.0+
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
|
|
|
#include <netdev.h>
|
|
|
|
#include <asm/arch/hardware.h>
|
|
|
|
#include <asm/arch/sys_proto.h>
|
|
|
|
#include <asm/io.h>
|
|
|
|
|
|
|
|
DECLARE_GLOBAL_DATA_PTR;
|
|
|
|
|
|
|
|
int board_init(void)
|
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
int board_early_init_r(void)
|
|
|
|
{
|
|
|
|
u32 val;
|
|
|
|
|
|
|
|
val = readl(&crlapb_base->timestamp_ref_ctrl);
|
|
|
|
val |= ZYNQMP_CRL_APB_TIMESTAMP_REF_CTRL_CLKACT;
|
|
|
|
writel(val, &crlapb_base->timestamp_ref_ctrl);
|
|
|
|
|
|
|
|
/* Program freq register in System counter and enable system counter */
|
|
|
|
writel(gd->cpu_clk, &iou_scntr->base_frequency_id_register);
|
|
|
|
writel(ZYNQMP_IOU_SCNTR_COUNTER_CONTROL_REGISTER_HDBG |
|
|
|
|
ZYNQMP_IOU_SCNTR_COUNTER_CONTROL_REGISTER_EN,
|
|
|
|
&iou_scntr->counter_control_register);
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
int dram_init(void)
|
|
|
|
{
|
|
|
|
gd->ram_size = CONFIG_SYS_SDRAM_SIZE;
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
int timer_init(void)
|
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
void reset_cpu(ulong addr)
|
|
|
|
{
|
|
|
|
}
|
|
|
|
|
2015-07-23 10:03:55 +00:00
|
|
|
int board_eth_init(bd_t *bis)
|
|
|
|
{
|
|
|
|
u32 ret = 0;
|
|
|
|
|
|
|
|
#if defined(CONFIG_ZYNQ_GEM)
|
|
|
|
# if defined(CONFIG_ZYNQ_GEM0)
|
|
|
|
ret |= zynq_gem_initialize(bis, ZYNQ_GEM_BASEADDR0,
|
|
|
|
CONFIG_ZYNQ_GEM_PHY_ADDR0, 0);
|
|
|
|
# endif
|
|
|
|
# if defined(CONFIG_ZYNQ_GEM1)
|
|
|
|
ret |= zynq_gem_initialize(bis, ZYNQ_GEM_BASEADDR1,
|
|
|
|
CONFIG_ZYNQ_GEM_PHY_ADDR1, 0);
|
|
|
|
# endif
|
|
|
|
# if defined(CONFIG_ZYNQ_GEM2)
|
|
|
|
ret |= zynq_gem_initialize(bis, ZYNQ_GEM_BASEADDR2,
|
|
|
|
CONFIG_ZYNQ_GEM_PHY_ADDR2, 0);
|
|
|
|
# endif
|
|
|
|
# if defined(CONFIG_ZYNQ_GEM3)
|
|
|
|
ret |= zynq_gem_initialize(bis, ZYNQ_GEM_BASEADDR3,
|
|
|
|
CONFIG_ZYNQ_GEM_PHY_ADDR3, 0);
|
|
|
|
# endif
|
|
|
|
#endif
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
2015-01-15 09:01:51 +00:00
|
|
|
#ifdef CONFIG_CMD_MMC
|
|
|
|
int board_mmc_init(bd_t *bd)
|
|
|
|
{
|
|
|
|
int ret = 0;
|
|
|
|
|
2015-04-15 12:59:19 +00:00
|
|
|
u32 ver = zynqmp_get_silicon_version();
|
|
|
|
|
|
|
|
if (ver != ZYNQMP_CSU_VERSION_VELOCE) {
|
2015-01-15 09:01:51 +00:00
|
|
|
#if defined(CONFIG_ZYNQ_SDHCI)
|
|
|
|
# if defined(CONFIG_ZYNQ_SDHCI0)
|
2015-04-15 12:59:19 +00:00
|
|
|
ret = zynq_sdhci_init(ZYNQ_SDHCI_BASEADDR0);
|
2015-01-15 09:01:51 +00:00
|
|
|
# endif
|
|
|
|
# if defined(CONFIG_ZYNQ_SDHCI1)
|
2015-04-15 12:59:19 +00:00
|
|
|
ret |= zynq_sdhci_init(ZYNQ_SDHCI_BASEADDR1);
|
2015-01-15 09:01:51 +00:00
|
|
|
# endif
|
|
|
|
#endif
|
2015-04-15 12:59:19 +00:00
|
|
|
}
|
2015-01-15 09:01:51 +00:00
|
|
|
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
int board_late_init(void)
|
|
|
|
{
|
|
|
|
u32 reg = 0;
|
|
|
|
u8 bootmode;
|
|
|
|
|
|
|
|
reg = readl(&crlapb_base->boot_mode);
|
|
|
|
bootmode = reg & BOOT_MODES_MASK;
|
|
|
|
|
|
|
|
switch (bootmode) {
|
|
|
|
case SD_MODE:
|
2015-04-15 13:02:28 +00:00
|
|
|
case EMMC_MODE:
|
2015-01-15 09:01:51 +00:00
|
|
|
setenv("modeboot", "sdboot");
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
printf("Invalid Boot Mode:0x%x\n", bootmode);
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|