2014-11-13 05:42:07 +00:00
|
|
|
/*
|
|
|
|
* Copyright (c) 2014 Google, Inc
|
|
|
|
* (C) Copyright 2008
|
|
|
|
* Graeme Russ, graeme.russ@gmail.com.
|
|
|
|
*
|
|
|
|
* Some portions from coreboot src/mainboard/google/link/romstage.c
|
2014-11-13 05:42:23 +00:00
|
|
|
* and src/cpu/intel/model_206ax/bootblock.c
|
2014-11-13 05:42:07 +00:00
|
|
|
* Copyright (C) 2007-2010 coresystems GmbH
|
|
|
|
* Copyright (C) 2011 Google Inc.
|
|
|
|
*
|
|
|
|
* SPDX-License-Identifier: GPL-2.0
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
2015-03-05 19:25:33 +00:00
|
|
|
#include <dm.h>
|
2014-11-13 05:42:15 +00:00
|
|
|
#include <errno.h>
|
|
|
|
#include <fdtdec.h>
|
2016-01-17 23:11:13 +00:00
|
|
|
#include <pch.h>
|
2014-11-13 05:42:07 +00:00
|
|
|
#include <asm/cpu.h>
|
2016-03-12 05:06:58 +00:00
|
|
|
#include <asm/cpu_common.h>
|
2016-03-12 05:06:55 +00:00
|
|
|
#include <asm/intel_regs.h>
|
2014-11-13 05:42:19 +00:00
|
|
|
#include <asm/io.h>
|
2014-11-13 05:42:27 +00:00
|
|
|
#include <asm/lapic.h>
|
2016-03-12 05:06:54 +00:00
|
|
|
#include <asm/microcode.h>
|
2014-11-13 05:42:19 +00:00
|
|
|
#include <asm/msr.h>
|
|
|
|
#include <asm/mtrr.h>
|
2014-11-13 05:42:13 +00:00
|
|
|
#include <asm/pci.h>
|
2014-11-13 05:42:10 +00:00
|
|
|
#include <asm/post.h>
|
2014-11-13 05:42:07 +00:00
|
|
|
#include <asm/processor.h>
|
2014-11-13 05:42:19 +00:00
|
|
|
#include <asm/arch/model_206ax.h>
|
2014-11-13 05:42:15 +00:00
|
|
|
#include <asm/arch/pch.h>
|
2014-11-13 05:42:23 +00:00
|
|
|
#include <asm/arch/sandybridge.h>
|
2014-11-13 05:42:07 +00:00
|
|
|
|
|
|
|
DECLARE_GLOBAL_DATA_PTR;
|
|
|
|
|
2014-11-13 05:42:19 +00:00
|
|
|
static int set_flex_ratio_to_tdp_nominal(void)
|
|
|
|
{
|
|
|
|
/* Minimum CPU revision for configurable TDP support */
|
|
|
|
if (cpuid_eax(1) < IVB_CONFIG_TDP_MIN_CPUID)
|
|
|
|
return -EINVAL;
|
|
|
|
|
2016-03-12 05:06:58 +00:00
|
|
|
return cpu_set_flex_ratio_to_tdp_nominal();
|
2014-11-13 05:42:19 +00:00
|
|
|
}
|
|
|
|
|
2014-11-13 05:42:07 +00:00
|
|
|
int arch_cpu_init(void)
|
2015-03-05 19:25:17 +00:00
|
|
|
{
|
|
|
|
post_code(POST_CPU_INIT);
|
|
|
|
|
|
|
|
return x86_cpu_init_f();
|
|
|
|
}
|
|
|
|
|
|
|
|
int arch_cpu_init_dm(void)
|
2014-11-13 05:42:07 +00:00
|
|
|
{
|
2014-11-13 05:42:13 +00:00
|
|
|
struct pci_controller *hose;
|
2016-01-17 23:11:10 +00:00
|
|
|
struct udevice *bus, *dev;
|
2014-11-13 05:42:07 +00:00
|
|
|
int ret;
|
|
|
|
|
2015-03-05 19:25:33 +00:00
|
|
|
post_code(0x70);
|
|
|
|
ret = uclass_get_device(UCLASS_PCI, 0, &bus);
|
|
|
|
post_code(0x71);
|
2014-11-13 05:42:07 +00:00
|
|
|
if (ret)
|
|
|
|
return ret;
|
2015-03-05 19:25:33 +00:00
|
|
|
post_code(0x72);
|
|
|
|
hose = dev_get_uclass_priv(bus);
|
2014-11-13 05:42:07 +00:00
|
|
|
|
2015-03-05 19:25:33 +00:00
|
|
|
/* TODO(sjg@chromium.org): Get rid of gd->hose */
|
|
|
|
gd->hose = hose;
|
2014-11-13 05:42:13 +00:00
|
|
|
|
2016-02-11 20:23:26 +00:00
|
|
|
ret = uclass_first_device_err(UCLASS_LPC, &dev);
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
2016-01-17 23:11:10 +00:00
|
|
|
|
2014-11-13 05:42:19 +00:00
|
|
|
/*
|
|
|
|
* We should do as little as possible before the serial console is
|
|
|
|
* up. Perhaps this should move to later. Our next lot of init
|
|
|
|
* happens in print_cpuinfo() when we have a console
|
|
|
|
*/
|
|
|
|
ret = set_flex_ratio_to_tdp_nominal();
|
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
2014-11-13 05:42:07 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2014-11-13 05:42:23 +00:00
|
|
|
#define PCH_EHCI0_TEMP_BAR0 0xe8000000
|
|
|
|
#define PCH_EHCI1_TEMP_BAR0 0xe8000400
|
|
|
|
#define PCH_XHCI_TEMP_BAR0 0xe8001000
|
|
|
|
|
|
|
|
/*
|
|
|
|
* Setup USB controller MMIO BAR to prevent the reference code from
|
|
|
|
* resetting the controller.
|
|
|
|
*
|
|
|
|
* The BAR will be re-assigned during device enumeration so these are only
|
|
|
|
* temporary.
|
|
|
|
*
|
|
|
|
* This is used to speed up the resume path.
|
|
|
|
*/
|
2016-01-17 23:11:46 +00:00
|
|
|
static void enable_usb_bar(struct udevice *bus)
|
2014-11-13 05:42:23 +00:00
|
|
|
{
|
|
|
|
pci_dev_t usb0 = PCH_EHCI1_DEV;
|
|
|
|
pci_dev_t usb1 = PCH_EHCI2_DEV;
|
|
|
|
pci_dev_t usb3 = PCH_XHCI_DEV;
|
2016-01-17 23:11:46 +00:00
|
|
|
ulong cmd;
|
2014-11-13 05:42:23 +00:00
|
|
|
|
|
|
|
/* USB Controller 1 */
|
2016-01-17 23:11:46 +00:00
|
|
|
pci_bus_write_config(bus, usb0, PCI_BASE_ADDRESS_0,
|
|
|
|
PCH_EHCI0_TEMP_BAR0, PCI_SIZE_32);
|
|
|
|
pci_bus_read_config(bus, usb0, PCI_COMMAND, &cmd, PCI_SIZE_32);
|
2014-11-13 05:42:23 +00:00
|
|
|
cmd |= PCI_COMMAND_MASTER | PCI_COMMAND_MEMORY;
|
2016-01-17 23:11:46 +00:00
|
|
|
pci_bus_write_config(bus, usb0, PCI_COMMAND, cmd, PCI_SIZE_32);
|
2014-11-13 05:42:23 +00:00
|
|
|
|
2016-01-17 23:11:46 +00:00
|
|
|
/* USB Controller 2 */
|
|
|
|
pci_bus_write_config(bus, usb1, PCI_BASE_ADDRESS_0,
|
|
|
|
PCH_EHCI1_TEMP_BAR0, PCI_SIZE_32);
|
|
|
|
pci_bus_read_config(bus, usb1, PCI_COMMAND, &cmd, PCI_SIZE_32);
|
2014-11-13 05:42:23 +00:00
|
|
|
cmd |= PCI_COMMAND_MASTER | PCI_COMMAND_MEMORY;
|
2016-01-17 23:11:46 +00:00
|
|
|
pci_bus_write_config(bus, usb1, PCI_COMMAND, cmd, PCI_SIZE_32);
|
2014-11-13 05:42:23 +00:00
|
|
|
|
2016-01-17 23:11:46 +00:00
|
|
|
/* USB3 Controller 1 */
|
|
|
|
pci_bus_write_config(bus, usb3, PCI_BASE_ADDRESS_0,
|
|
|
|
PCH_XHCI_TEMP_BAR0, PCI_SIZE_32);
|
|
|
|
pci_bus_read_config(bus, usb3, PCI_COMMAND, &cmd, PCI_SIZE_32);
|
2014-11-13 05:42:23 +00:00
|
|
|
cmd |= PCI_COMMAND_MASTER | PCI_COMMAND_MEMORY;
|
2016-01-17 23:11:46 +00:00
|
|
|
pci_bus_write_config(bus, usb3, PCI_COMMAND, cmd, PCI_SIZE_32);
|
2014-11-13 05:42:23 +00:00
|
|
|
}
|
|
|
|
|
2014-11-13 05:42:07 +00:00
|
|
|
int print_cpuinfo(void)
|
|
|
|
{
|
2014-11-13 05:42:23 +00:00
|
|
|
enum pei_boot_mode_t boot_mode = PEI_BOOT_NONE;
|
2014-11-13 05:42:07 +00:00
|
|
|
char processor_name[CPU_MAX_NAME_LEN];
|
2016-01-17 23:11:19 +00:00
|
|
|
struct udevice *dev, *lpc;
|
2014-11-13 05:42:07 +00:00
|
|
|
const char *name;
|
2014-11-13 05:42:23 +00:00
|
|
|
uint32_t pm1_cnt;
|
|
|
|
uint16_t pm1_sts;
|
2014-11-13 05:42:20 +00:00
|
|
|
int ret;
|
|
|
|
|
2014-11-13 05:42:23 +00:00
|
|
|
/* TODO: cmos_post_init() */
|
|
|
|
if (readl(MCHBAR_REG(SSKPD)) == 0xCAFE) {
|
|
|
|
debug("soft reset detected\n");
|
|
|
|
boot_mode = PEI_BOOT_SOFT_RESET;
|
|
|
|
|
|
|
|
/* System is not happy after keyboard reset... */
|
|
|
|
debug("Issuing CF9 warm reset\n");
|
2015-04-29 02:11:30 +00:00
|
|
|
reset_cpu(0);
|
2014-11-13 05:42:23 +00:00
|
|
|
}
|
|
|
|
|
2016-03-12 05:06:58 +00:00
|
|
|
ret = cpu_common_init();
|
2016-01-17 23:11:13 +00:00
|
|
|
if (ret)
|
|
|
|
return ret;
|
2014-11-13 05:42:23 +00:00
|
|
|
|
|
|
|
/* Check PM1_STS[15] to see if we are waking from Sx */
|
|
|
|
pm1_sts = inw(DEFAULT_PMBASE + PM1_STS);
|
|
|
|
|
|
|
|
/* Read PM1_CNT[12:10] to determine which Sx state */
|
|
|
|
pm1_cnt = inl(DEFAULT_PMBASE + PM1_CNT);
|
|
|
|
|
|
|
|
if ((pm1_sts & WAK_STS) && ((pm1_cnt >> 10) & 7) == 5) {
|
|
|
|
debug("Resume from S3 detected, but disabled.\n");
|
|
|
|
} else {
|
|
|
|
/*
|
|
|
|
* TODO: An indication of life might be possible here (e.g.
|
|
|
|
* keyboard light)
|
|
|
|
*/
|
|
|
|
}
|
|
|
|
post_code(POST_EARLY_INIT);
|
|
|
|
|
|
|
|
/* Enable SPD ROMs and DDR-III DRAM */
|
2016-02-11 20:23:26 +00:00
|
|
|
ret = uclass_first_device_err(UCLASS_I2C, &dev);
|
2014-11-13 05:42:23 +00:00
|
|
|
if (ret)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
/* Prepare USB controller early in S3 resume */
|
2016-03-12 05:06:58 +00:00
|
|
|
if (boot_mode == PEI_BOOT_RESUME) {
|
|
|
|
uclass_first_device(UCLASS_LPC, &lpc);
|
2016-01-17 23:11:46 +00:00
|
|
|
enable_usb_bar(pci_get_controller(lpc->parent));
|
2016-03-12 05:06:58 +00:00
|
|
|
}
|
2014-11-13 05:42:23 +00:00
|
|
|
|
|
|
|
gd->arch.pei_boot_mode = boot_mode;
|
|
|
|
|
2014-11-13 05:42:07 +00:00
|
|
|
/* Print processor name */
|
|
|
|
name = cpu_get_name(processor_name);
|
|
|
|
printf("CPU: %s\n", name);
|
|
|
|
|
2014-11-13 05:42:23 +00:00
|
|
|
post_code(POST_CPU_INFO);
|
|
|
|
|
2014-11-13 05:42:07 +00:00
|
|
|
return 0;
|
|
|
|
}
|
2015-10-19 01:51:27 +00:00
|
|
|
|
|
|
|
void board_debug_uart_init(void)
|
|
|
|
{
|
|
|
|
/* This enables the debug UART */
|
|
|
|
pci_x86_write_config(NULL, PCH_LPC_DEV, LPC_EN, COMA_LPC_EN,
|
|
|
|
PCI_SIZE_16);
|
|
|
|
}
|