2018-05-06 21:58:06 +00:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0+ */
|
2014-09-05 05:52:34 +00:00
|
|
|
/*
|
|
|
|
* Copyright 2014, Freescale Semiconductor
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef _ASM_ARMV7_LS102XA_CONFIG_
|
|
|
|
#define _ASM_ARMV7_LS102XA_CONFIG_
|
|
|
|
|
|
|
|
#define OCRAM_BASE_ADDR 0x10000000
|
2016-07-21 10:09:39 +00:00
|
|
|
#define OCRAM_SIZE 0x00010000
|
2014-11-21 09:40:57 +00:00
|
|
|
#define OCRAM_BASE_S_ADDR 0x10010000
|
|
|
|
#define OCRAM_S_SIZE 0x00010000
|
2014-09-05 05:52:34 +00:00
|
|
|
|
2014-10-22 10:20:22 +00:00
|
|
|
#define CONFIG_SYS_DCSRBAR 0x20000000
|
2014-09-05 05:52:34 +00:00
|
|
|
|
2014-12-09 09:38:14 +00:00
|
|
|
#define CONFIG_SYS_DCSR_DCFG_ADDR (CONFIG_SYS_DCSRBAR + 0x00220000)
|
2016-09-26 15:09:30 +00:00
|
|
|
#define SYS_FSL_DCSR_RCPM_ADDR (CONFIG_SYS_DCSRBAR + 0x00222000)
|
2014-12-09 09:38:14 +00:00
|
|
|
|
2016-09-26 15:09:30 +00:00
|
|
|
#define SYS_FSL_GIC_ADDR (CONFIG_SYS_IMMR + 0x00400000)
|
2014-09-05 05:52:34 +00:00
|
|
|
#define CONFIG_SYS_FSL_DDR_ADDR (CONFIG_SYS_IMMR + 0x00080000)
|
2014-11-21 09:40:58 +00:00
|
|
|
#define CONFIG_SYS_FSL_CSU_ADDR (CONFIG_SYS_IMMR + 0x00510000)
|
2014-09-05 05:52:34 +00:00
|
|
|
#define CONFIG_SYS_IFC_ADDR (CONFIG_SYS_IMMR + 0x00530000)
|
|
|
|
#define CONFIG_SYS_FSL_ESDHC_ADDR (CONFIG_SYS_IMMR + 0x00560000)
|
|
|
|
#define CONFIG_SYS_FSL_SCFG_ADDR (CONFIG_SYS_IMMR + 0x00570000)
|
2014-10-15 06:09:06 +00:00
|
|
|
#define CONFIG_SYS_FSL_SEC_ADDR (CONFIG_SYS_IMMR + 0x700000)
|
|
|
|
#define CONFIG_SYS_FSL_JR0_ADDR (CONFIG_SYS_IMMR + 0x710000)
|
2015-02-27 04:16:17 +00:00
|
|
|
#define CONFIG_SYS_SEC_MON_ADDR (CONFIG_SYS_IMMR + 0x00e90000)
|
|
|
|
#define CONFIG_SYS_SFP_ADDR (CONFIG_SYS_IMMR + 0x00e80200)
|
2014-09-05 05:52:34 +00:00
|
|
|
#define CONFIG_SYS_FSL_SERDES_ADDR (CONFIG_SYS_IMMR + 0x00ea0000)
|
|
|
|
#define CONFIG_SYS_FSL_GUTS_ADDR (CONFIG_SYS_IMMR + 0x00ee0000)
|
|
|
|
#define CONFIG_SYS_FSL_LS1_CLK_ADDR (CONFIG_SYS_IMMR + 0x00ee1000)
|
2016-07-21 10:09:38 +00:00
|
|
|
#define CONFIG_SYS_FSL_RCPM_ADDR (CONFIG_SYS_IMMR + 0x00ee2000)
|
2014-09-05 05:52:34 +00:00
|
|
|
#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x011c0500)
|
|
|
|
#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x011d0500)
|
2014-09-05 05:52:48 +00:00
|
|
|
#define CONFIG_SYS_DCU_ADDR (CONFIG_SYS_IMMR + 0x01ce0000)
|
2016-06-07 13:29:34 +00:00
|
|
|
#define CONFIG_SYS_XHCI_USB1_ADDR (CONFIG_SYS_IMMR + 0x02100000)
|
|
|
|
#define CONFIG_SYS_EHCI_USB1_ADDR (CONFIG_SYS_IMMR + 0x07600000)
|
2014-09-05 05:52:34 +00:00
|
|
|
|
2015-01-16 09:21:34 +00:00
|
|
|
#define CONFIG_SYS_FSL_SEC_OFFSET 0x00700000
|
2016-04-29 12:17:58 +00:00
|
|
|
#define CONFIG_SYS_FSL_JR0_OFFSET 0x00710000
|
2014-09-05 05:52:34 +00:00
|
|
|
#define CONFIG_SYS_TSEC1_OFFSET 0x01d10000
|
|
|
|
#define CONFIG_SYS_TSEC2_OFFSET 0x01d50000
|
|
|
|
#define CONFIG_SYS_TSEC3_OFFSET 0x01d90000
|
|
|
|
#define CONFIG_SYS_MDIO1_OFFSET 0x01d24000
|
|
|
|
|
|
|
|
#define TSEC_BASE_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC1_OFFSET)
|
|
|
|
#define MDIO_BASE_ADDR (CONFIG_SYS_IMMR + CONFIG_SYS_MDIO1_OFFSET)
|
|
|
|
|
|
|
|
#define SCTR_BASE_ADDR (CONFIG_SYS_IMMR + 0x01b00000)
|
|
|
|
|
|
|
|
#define I2C1_BASE_ADDR (CONFIG_SYS_IMMR + 0x01180000)
|
|
|
|
#define I2C2_BASE_ADDR (CONFIG_SYS_IMMR + 0x01190000)
|
|
|
|
#define I2C3_BASE_ADDR (CONFIG_SYS_IMMR + 0x011a0000)
|
|
|
|
|
|
|
|
#define WDOG1_BASE_ADDR (CONFIG_SYS_IMMR + 0x01ad0000)
|
|
|
|
|
|
|
|
#define QSPI0_BASE_ADDR (CONFIG_SYS_IMMR + 0x00550000)
|
|
|
|
#define DSPI1_BASE_ADDR (CONFIG_SYS_IMMR + 0x01100000)
|
|
|
|
|
|
|
|
#define LPUART_BASE (CONFIG_SYS_IMMR + 0x01950000)
|
|
|
|
|
2014-10-31 05:43:44 +00:00
|
|
|
#define CONFIG_SYS_PCIE1_ADDR (CONFIG_SYS_IMMR + 0x2400000)
|
|
|
|
#define CONFIG_SYS_PCIE2_ADDR (CONFIG_SYS_IMMR + 0x2500000)
|
|
|
|
|
2015-01-21 09:29:17 +00:00
|
|
|
#define CONFIG_SYS_PCIE1_PHYS_BASE 0x4000000000ULL
|
|
|
|
#define CONFIG_SYS_PCIE2_PHYS_BASE 0x4800000000ULL
|
|
|
|
#define CONFIG_SYS_PCIE1_VIRT_ADDR 0x24000000UL
|
|
|
|
#define CONFIG_SYS_PCIE2_VIRT_ADDR 0x34000000UL
|
|
|
|
#define CONFIG_SYS_PCIE_MMAP_SIZE (192 * 1024 * 1024) /* 192M */
|
|
|
|
/*
|
|
|
|
* TLB will map VIRT_ADDR to (PHYS_BASE + VIRT_ADDR)
|
|
|
|
* So 40bit PCIe PHY addr can directly be converted to a 32bit virtual addr.
|
|
|
|
*/
|
|
|
|
#define CONFIG_SYS_PCIE1_PHYS_ADDR (CONFIG_SYS_PCIE1_PHYS_BASE + \
|
|
|
|
CONFIG_SYS_PCIE1_VIRT_ADDR)
|
|
|
|
#define CONFIG_SYS_PCIE2_PHYS_ADDR (CONFIG_SYS_PCIE2_PHYS_BASE + \
|
|
|
|
CONFIG_SYS_PCIE2_VIRT_ADDR)
|
|
|
|
|
2015-10-16 08:06:05 +00:00
|
|
|
/* SATA */
|
|
|
|
#define AHCI_BASE_ADDR (CONFIG_SYS_IMMR + 0x02200000)
|
2014-09-05 05:52:34 +00:00
|
|
|
#ifdef CONFIG_DDR_SPD
|
|
|
|
#define CONFIG_VERY_BIG_RAM
|
|
|
|
#define CONFIG_SYS_LS1_DDR_BLOCK1_SIZE ((phys_size_t)2 << 30)
|
|
|
|
#define CONFIG_MAX_MEM_MAPPED CONFIG_SYS_LS1_DDR_BLOCK1_SIZE
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#define CONFIG_SYS_FSL_IFC_BE
|
|
|
|
#define CONFIG_SYS_FSL_ESDHC_BE
|
|
|
|
#define CONFIG_SYS_FSL_WDOG_BE
|
|
|
|
#define CONFIG_SYS_FSL_DSPI_BE
|
2015-02-27 04:16:17 +00:00
|
|
|
#define CONFIG_SYS_FSL_SEC_MON_LE
|
|
|
|
#define CONFIG_SYS_FSL_SFP_VER_3_2
|
|
|
|
#define CONFIG_SYS_FSL_SFP_BE
|
|
|
|
#define CONFIG_SYS_FSL_SRK_LE
|
2014-09-05 05:52:48 +00:00
|
|
|
|
|
|
|
#define DCU_LAYER_MAX_NUM 16
|
2014-09-05 05:52:34 +00:00
|
|
|
|
2017-03-27 18:41:03 +00:00
|
|
|
#ifdef CONFIG_ARCH_LS1021A
|
2014-10-17 06:05:46 +00:00
|
|
|
#define CONFIG_USB_MAX_CONTROLLER_COUNT 1
|
2016-04-29 12:17:59 +00:00
|
|
|
#define CONFIG_SYS_FSL_MAX_NUM_OF_SEC 1
|
2014-09-05 05:52:34 +00:00
|
|
|
#else
|
|
|
|
#error SoC not defined
|
|
|
|
#endif
|
|
|
|
|
2014-12-26 05:14:01 +00:00
|
|
|
#define FSL_IFC_COMPAT "fsl,ifc"
|
2016-02-29 06:50:20 +00:00
|
|
|
#define FSL_QSPI_COMPAT "fsl,ls1021a-qspi"
|
|
|
|
#define FSL_DSPI_COMPAT "fsl,ls1021a-v1.0-dspi"
|
2014-12-26 05:14:01 +00:00
|
|
|
|
2014-09-05 05:52:34 +00:00
|
|
|
#endif /* _ASM_ARMV7_LS102XA_CONFIG_ */
|