2018-05-06 22:27:01 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+ OR BSD-3-Clause
|
2018-03-12 09:46:18 +00:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2018, STMicroelectronics - All Rights Reserved
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
|
|
|
#include <dm.h>
|
|
|
|
#include <asm/io.h>
|
|
|
|
#include <asm/arch/ddr.h>
|
|
|
|
#include <power/pmic.h>
|
2019-02-04 10:26:16 +00:00
|
|
|
#include <power/stpmic1.h>
|
2018-03-12 09:46:18 +00:00
|
|
|
|
2018-05-17 12:50:46 +00:00
|
|
|
#ifdef CONFIG_DEBUG_UART_BOARD_INIT
|
|
|
|
void board_debug_uart_init(void)
|
|
|
|
{
|
|
|
|
#if (CONFIG_DEBUG_UART_BASE == STM32_UART4_BASE)
|
|
|
|
|
|
|
|
#define RCC_MP_APB1ENSETR (STM32_RCC_BASE + 0x0A00)
|
|
|
|
#define RCC_MP_AHB4ENSETR (STM32_RCC_BASE + 0x0A28)
|
|
|
|
|
|
|
|
/* UART4 clock enable */
|
|
|
|
setbits_le32(RCC_MP_APB1ENSETR, BIT(16));
|
|
|
|
|
|
|
|
#define GPIOG_BASE 0x50008000
|
|
|
|
/* GPIOG clock enable */
|
|
|
|
writel(BIT(6), RCC_MP_AHB4ENSETR);
|
|
|
|
/* GPIO configuration for EVAL board
|
|
|
|
* => Uart4 TX = G11
|
|
|
|
*/
|
|
|
|
writel(0xffbfffff, GPIOG_BASE + 0x00);
|
|
|
|
writel(0x00006000, GPIOG_BASE + 0x24);
|
|
|
|
#else
|
|
|
|
|
|
|
|
#error("CONFIG_DEBUG_UART_BASE: not supported value")
|
|
|
|
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2019-02-04 10:26:17 +00:00
|
|
|
#ifdef CONFIG_PMIC_STPMIC1
|
2018-03-12 09:46:18 +00:00
|
|
|
int board_ddr_power_init(void)
|
|
|
|
{
|
|
|
|
struct udevice *dev;
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
ret = uclass_get_device_by_driver(UCLASS_PMIC,
|
2019-02-04 10:26:17 +00:00
|
|
|
DM_GET_DRIVER(pmic_stpmic1), &dev);
|
2018-03-12 09:46:18 +00:00
|
|
|
if (ret)
|
|
|
|
/* No PMIC on board */
|
|
|
|
return 0;
|
|
|
|
|
2019-02-04 10:26:17 +00:00
|
|
|
/* VTT = Set LDO3 to sync mode */
|
2019-02-04 10:26:18 +00:00
|
|
|
ret = pmic_reg_read(dev, STPMIC1_LDOX_MAIN_CR(STPMIC1_LDO3));
|
2018-03-12 09:46:18 +00:00
|
|
|
if (ret < 0)
|
|
|
|
return ret;
|
|
|
|
|
2019-02-04 10:26:17 +00:00
|
|
|
ret &= ~STPMIC1_LDO3_MODE;
|
2019-02-04 10:26:18 +00:00
|
|
|
ret &= ~STPMIC1_LDO12356_VOUT_MASK;
|
|
|
|
ret |= STPMIC1_LDO_VOUT(STPMIC1_LDO3_DDR_SEL);
|
2018-03-12 09:46:18 +00:00
|
|
|
|
2019-02-04 10:26:18 +00:00
|
|
|
ret = pmic_reg_write(dev, STPMIC1_LDOX_MAIN_CR(STPMIC1_LDO3),
|
2018-03-12 09:46:18 +00:00
|
|
|
ret);
|
|
|
|
if (ret < 0)
|
|
|
|
return ret;
|
|
|
|
|
2019-02-04 10:26:17 +00:00
|
|
|
/* VDD_DDR = Set BUCK2 to 1.35V */
|
2018-03-12 09:46:18 +00:00
|
|
|
ret = pmic_clrsetbits(dev,
|
2019-02-04 10:26:18 +00:00
|
|
|
STPMIC1_BUCKX_MAIN_CR(STPMIC1_BUCK2),
|
|
|
|
STPMIC1_BUCK_VOUT_MASK,
|
2019-02-04 10:26:17 +00:00
|
|
|
STPMIC1_BUCK2_1350000V);
|
2018-03-12 09:46:18 +00:00
|
|
|
if (ret < 0)
|
|
|
|
return ret;
|
|
|
|
|
2019-02-04 10:26:17 +00:00
|
|
|
/* Enable VDD_DDR = BUCK2 */
|
2018-03-12 09:46:18 +00:00
|
|
|
ret = pmic_clrsetbits(dev,
|
2019-02-04 10:26:18 +00:00
|
|
|
STPMIC1_BUCKX_MAIN_CR(STPMIC1_BUCK2),
|
|
|
|
STPMIC1_BUCK_ENA, STPMIC1_BUCK_ENA);
|
2018-03-12 09:46:18 +00:00
|
|
|
if (ret < 0)
|
|
|
|
return ret;
|
|
|
|
|
2019-02-04 10:26:17 +00:00
|
|
|
mdelay(STPMIC1_DEFAULT_START_UP_DELAY_MS);
|
2018-03-12 09:46:18 +00:00
|
|
|
|
2019-02-04 10:26:17 +00:00
|
|
|
/* Enable VREF */
|
2019-02-04 10:26:18 +00:00
|
|
|
ret = pmic_clrsetbits(dev, STPMIC1_REFDDR_MAIN_CR,
|
|
|
|
STPMIC1_VREF_ENA, STPMIC1_VREF_ENA);
|
2018-03-12 09:46:18 +00:00
|
|
|
if (ret < 0)
|
|
|
|
return ret;
|
|
|
|
|
2019-02-04 10:26:17 +00:00
|
|
|
mdelay(STPMIC1_DEFAULT_START_UP_DELAY_MS);
|
2018-03-12 09:46:18 +00:00
|
|
|
|
|
|
|
/* Enable LDO3 */
|
|
|
|
ret = pmic_clrsetbits(dev,
|
2019-02-04 10:26:18 +00:00
|
|
|
STPMIC1_LDOX_MAIN_CR(STPMIC1_LDO3),
|
|
|
|
STPMIC1_LDO_ENA, STPMIC1_LDO_ENA);
|
2018-03-12 09:46:18 +00:00
|
|
|
if (ret < 0)
|
|
|
|
return ret;
|
|
|
|
|
2019-02-04 10:26:17 +00:00
|
|
|
mdelay(STPMIC1_DEFAULT_START_UP_DELAY_MS);
|
2018-03-12 09:46:18 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
#endif
|