2018-05-06 21:58:06 +00:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0+ */
|
2010-12-15 17:02:08 +00:00
|
|
|
/*
|
|
|
|
* Copyright 2010-2011 Freescale Semiconductor, Inc.
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __FSL_SECURE_BOOT_H
|
|
|
|
#define __FSL_SECURE_BOOT_H
|
2015-02-27 04:16:17 +00:00
|
|
|
#include <asm/config_mpc85xx.h>
|
|
|
|
|
2019-11-07 16:11:39 +00:00
|
|
|
#ifdef CONFIG_NXP_ESBC
|
2010-12-15 17:02:08 +00:00
|
|
|
#if defined(CONFIG_FSL_CORENET)
|
|
|
|
#define CONFIG_SYS_PBI_FLASH_BASE 0xc0000000
|
2016-11-16 02:32:50 +00:00
|
|
|
#elif defined(CONFIG_TARGET_BSC9132QDS)
|
2014-03-11 18:37:27 +00:00
|
|
|
#define CONFIG_SYS_PBI_FLASH_BASE 0xc8000000
|
2016-11-16 19:51:24 +00:00
|
|
|
#elif defined(CONFIG_TARGET_C29XPCIE)
|
2014-12-12 10:05:04 +00:00
|
|
|
#define CONFIG_SYS_PBI_FLASH_BASE 0xcc000000
|
2010-12-15 17:02:08 +00:00
|
|
|
#else
|
|
|
|
#define CONFIG_SYS_PBI_FLASH_BASE 0xce000000
|
|
|
|
#endif
|
|
|
|
#define CONFIG_SYS_PBI_FLASH_WINDOW 0xcff80000
|
|
|
|
|
2016-11-18 19:47:35 +00:00
|
|
|
#if defined(CONFIG_TARGET_B4860QDS) || \
|
|
|
|
defined(CONFIG_TARGET_B4420QDS) || \
|
2016-11-21 21:19:14 +00:00
|
|
|
defined(CONFIG_TARGET_T4160QDS) || \
|
2016-11-21 21:22:08 +00:00
|
|
|
defined(CONFIG_TARGET_T4240QDS) || \
|
2016-12-28 16:43:36 +00:00
|
|
|
defined(CONFIG_TARGET_T2080QDS) || \
|
2016-12-28 16:43:37 +00:00
|
|
|
defined(CONFIG_TARGET_T2080RDB) || \
|
2016-11-21 19:25:26 +00:00
|
|
|
defined(CONFIG_TARGET_T1040RDB) || \
|
|
|
|
defined(CONFIG_TARGET_T1040D4RDB) || \
|
|
|
|
defined(CONFIG_TARGET_T1042RDB) || \
|
|
|
|
defined(CONFIG_TARGET_T1042D4RDB) || \
|
|
|
|
defined(CONFIG_TARGET_T1042RDB_PI) || \
|
2016-11-18 20:35:47 +00:00
|
|
|
defined(CONFIG_ARCH_T1023) || \
|
2016-11-18 21:01:34 +00:00
|
|
|
defined(CONFIG_ARCH_T1024)
|
2016-07-14 16:27:52 +00:00
|
|
|
#ifndef CONFIG_SYS_RAMBOOT
|
2014-03-18 18:10:26 +00:00
|
|
|
#define CONFIG_SYS_CPC_REINIT_F
|
2016-07-14 16:27:52 +00:00
|
|
|
#endif
|
2015-02-27 04:16:17 +00:00
|
|
|
#define CONFIG_KEY_REVOCATION
|
2014-03-18 18:10:26 +00:00
|
|
|
#undef CONFIG_SYS_INIT_L3_ADDR
|
|
|
|
#define CONFIG_SYS_INIT_L3_ADDR 0xbff00000
|
|
|
|
#endif
|
|
|
|
|
2015-06-16 05:06:00 +00:00
|
|
|
#if defined(CONFIG_RAMBOOT_PBL)
|
|
|
|
#undef CONFIG_SYS_INIT_L3_ADDR
|
2016-07-14 16:27:52 +00:00
|
|
|
#ifdef CONFIG_SYS_INIT_L3_VADDR
|
|
|
|
#define CONFIG_SYS_INIT_L3_ADDR \
|
|
|
|
(CONFIG_SYS_INIT_L3_VADDR & ~0xFFF00000) | \
|
|
|
|
0xbff00000
|
|
|
|
#else
|
|
|
|
#define CONFIG_SYS_INIT_L3_ADDR 0xbff00000
|
|
|
|
#endif
|
2015-06-16 05:06:00 +00:00
|
|
|
#endif
|
|
|
|
|
2016-11-16 19:51:24 +00:00
|
|
|
#if defined(CONFIG_TARGET_C29XPCIE)
|
2015-02-27 04:16:17 +00:00
|
|
|
#define CONFIG_KEY_REVOCATION
|
|
|
|
#endif
|
|
|
|
|
2016-11-18 19:20:40 +00:00
|
|
|
#if defined(CONFIG_ARCH_P3041) || \
|
2016-11-18 19:24:40 +00:00
|
|
|
defined(CONFIG_ARCH_P4080) || \
|
2016-11-18 19:39:36 +00:00
|
|
|
defined(CONFIG_ARCH_P5040) || \
|
2016-11-18 19:15:21 +00:00
|
|
|
defined(CONFIG_ARCH_P2041)
|
2015-02-27 04:16:17 +00:00
|
|
|
#define CONFIG_FSL_TRUST_ARCH_v1
|
|
|
|
#endif
|
|
|
|
|
2015-07-31 08:40:03 +00:00
|
|
|
#if defined(CONFIG_FSL_CORENET) && !defined(CONFIG_SYS_RAMBOOT)
|
2015-02-27 04:16:17 +00:00
|
|
|
/* The key used for verification of next level images
|
|
|
|
* is picked up from an Extension Table which has
|
|
|
|
* been verified by the ISBC (Internal Secure boot Code)
|
2015-07-31 08:40:03 +00:00
|
|
|
* in boot ROM of the SoC.
|
|
|
|
* The feature is only applicable in case of NOR boot and is
|
|
|
|
* not applicable in case of RAMBOOT (NAND, SD, SPI).
|
2015-02-27 04:16:17 +00:00
|
|
|
*/
|
|
|
|
#define CONFIG_FSL_ISBC_KEY_EXT
|
|
|
|
#endif
|
2019-11-07 16:11:39 +00:00
|
|
|
#endif /* #ifdef CONFIG_NXP_ESBC */
|
secure_boot: split the secure boot functionality in two parts
There are two phases in Secure Boot
1. ISBC: In BootROM, validate the BootLoader (U-Boot).
2. ESBC: In U-Boot, continuing the Chain of Trust by
validating and booting LINUX.
For ESBC phase, there is no difference in SoC's based on ARM or
PowerPC cores.
But the exit conditions after ISBC phase i.e. entry conditions for
U-Boot are different for ARM and PowerPC.
PowerPC:
If Secure Boot is executed, a separate U-Boot target is required
which must be compiled with a diffrent Text Base as compared to
Non-Secure Boot. There are some LAW and TLB settings which are
required specifically for Secure Boot scenario.
ARM:
ARM based SoC's have a fixed memory map and exit conditions from
BootROM are same irrespective of boot mode (Secure or Non-Secure).
Thus the current Secure Boot functionlity has been split into
two parts:
CONFIG_CHAIN_OF_TRUST
This will have the following functionality as part of U-Boot:
1. Enable commands like esbc_validate, esbc_halt
2. Change the environment settings based on bootmode, determined
at run time:
- If bootmode is non-secure, no change
- If bootmode is secure, set the following:
- bootdelay = 0 (Don't give boot prompt)
- bootcmd = Validate and execute the bootscript.
CONFIG_SECURE_BOOT
This is defined only for creating a different compile time target
for secure boot.
Traditionally, both these functionalities were defined under
CONFIG_SECURE_BOOT. This patch is aimed at removing the requirement
for a separate Secure Boot target for ARM based SoC's.
CONFIG_CHAIN_OF_TRUST will be defined and boot mode will be
determine at run time.
Another Security Requirement for running CHAIN_OF_TRUST is that
U-Boot environemnt must not be picked from flash/external memory.
This cannot be done based on bootmode at run time in current U-Boot
architecture. Once this dependency is resolved, no separate
SECURE_BOOT target will be required for ARM based SoC's.
Currently, the only code under CONFIG_SECURE_BOOT for ARM SoC's is
defining CONFIG_ENV_IS_NOWHERE
Signed-off-by: Aneesh Bansal <aneesh.bansal@nxp.com>
Acked-by: Ruchika Gupta <ruchika.gupta@nxp.com>
Reviewed-by: York Sun <york.sun@nxp.com>
2016-01-22 11:07:24 +00:00
|
|
|
|
|
|
|
#ifdef CONFIG_CHAIN_OF_TRUST
|
2016-09-13 05:18:23 +00:00
|
|
|
#ifdef CONFIG_SPL_BUILD
|
2016-07-14 16:27:51 +00:00
|
|
|
/*
|
|
|
|
* PPAACT and SPAACT table for PAMU must be placed on DDR after DDR init
|
|
|
|
* due to space crunch on CPC and thus malloc will not work.
|
|
|
|
*/
|
|
|
|
#define CONFIG_SPL_PPAACT_ADDR 0x2e000000
|
|
|
|
#define CONFIG_SPL_SPAACT_ADDR 0x2f000000
|
|
|
|
#define CONFIG_SPL_JR0_LIODN_S 454
|
|
|
|
#define CONFIG_SPL_JR0_LIODN_NS 458
|
|
|
|
/*
|
|
|
|
* Define the key hash for U-Boot here if public/private key pair used to
|
|
|
|
* sign U-boot are different from the SRK hash put in the fuse
|
|
|
|
* Example of defining KEY_HASH is
|
|
|
|
* #define CONFIG_SPL_UBOOT_KEY_HASH \
|
|
|
|
* "41066b564c6ffcef40ccbc1e0a5d0d519604000c785d97bbefd25e4d288d1c8b"
|
|
|
|
* else leave it defined as NULL
|
|
|
|
*/
|
|
|
|
|
|
|
|
#define CONFIG_SPL_UBOOT_KEY_HASH NULL
|
|
|
|
#endif /* ifdef CONFIG_SPL_BUILD */
|
|
|
|
|
secure_boot: split the secure boot functionality in two parts
There are two phases in Secure Boot
1. ISBC: In BootROM, validate the BootLoader (U-Boot).
2. ESBC: In U-Boot, continuing the Chain of Trust by
validating and booting LINUX.
For ESBC phase, there is no difference in SoC's based on ARM or
PowerPC cores.
But the exit conditions after ISBC phase i.e. entry conditions for
U-Boot are different for ARM and PowerPC.
PowerPC:
If Secure Boot is executed, a separate U-Boot target is required
which must be compiled with a diffrent Text Base as compared to
Non-Secure Boot. There are some LAW and TLB settings which are
required specifically for Secure Boot scenario.
ARM:
ARM based SoC's have a fixed memory map and exit conditions from
BootROM are same irrespective of boot mode (Secure or Non-Secure).
Thus the current Secure Boot functionlity has been split into
two parts:
CONFIG_CHAIN_OF_TRUST
This will have the following functionality as part of U-Boot:
1. Enable commands like esbc_validate, esbc_halt
2. Change the environment settings based on bootmode, determined
at run time:
- If bootmode is non-secure, no change
- If bootmode is secure, set the following:
- bootdelay = 0 (Don't give boot prompt)
- bootcmd = Validate and execute the bootscript.
CONFIG_SECURE_BOOT
This is defined only for creating a different compile time target
for secure boot.
Traditionally, both these functionalities were defined under
CONFIG_SECURE_BOOT. This patch is aimed at removing the requirement
for a separate Secure Boot target for ARM based SoC's.
CONFIG_CHAIN_OF_TRUST will be defined and boot mode will be
determine at run time.
Another Security Requirement for running CHAIN_OF_TRUST is that
U-Boot environemnt must not be picked from flash/external memory.
This cannot be done based on bootmode at run time in current U-Boot
architecture. Once this dependency is resolved, no separate
SECURE_BOOT target will be required for ARM based SoC's.
Currently, the only code under CONFIG_SECURE_BOOT for ARM SoC's is
defining CONFIG_ENV_IS_NOWHERE
Signed-off-by: Aneesh Bansal <aneesh.bansal@nxp.com>
Acked-by: Ruchika Gupta <ruchika.gupta@nxp.com>
Reviewed-by: York Sun <york.sun@nxp.com>
2016-01-22 11:07:24 +00:00
|
|
|
#define CONFIG_FSL_SEC_MON
|
2015-02-27 04:16:17 +00:00
|
|
|
|
2016-07-14 16:27:51 +00:00
|
|
|
#ifndef CONFIG_SPL_BUILD
|
|
|
|
/*
|
|
|
|
* fsl_setenv_chain_of_trust() must be called from
|
2016-01-22 11:07:27 +00:00
|
|
|
* board_late_init()
|
|
|
|
*/
|
|
|
|
|
2015-06-16 05:06:43 +00:00
|
|
|
/* If Boot Script is not on NOR and is required to be copied on RAM */
|
|
|
|
#ifdef CONFIG_BOOTSCRIPT_COPY_RAM
|
|
|
|
#define CONFIG_BS_HDR_ADDR_RAM 0x00010000
|
2016-06-14 17:52:39 +00:00
|
|
|
#define CONFIG_BS_HDR_ADDR_DEVICE 0x00800000
|
2015-06-16 05:06:43 +00:00
|
|
|
#define CONFIG_BS_HDR_SIZE 0x00002000
|
|
|
|
#define CONFIG_BS_ADDR_RAM 0x00012000
|
2016-06-14 17:52:39 +00:00
|
|
|
#define CONFIG_BS_ADDR_DEVICE 0x00802000
|
2015-06-16 05:06:43 +00:00
|
|
|
#define CONFIG_BS_SIZE 0x00001000
|
|
|
|
|
|
|
|
#define CONFIG_BOOTSCRIPT_HDR_ADDR CONFIG_BS_HDR_ADDR_RAM
|
|
|
|
#else
|
|
|
|
|
2015-03-10 08:38:50 +00:00
|
|
|
/* The bootscript header address is different for B4860 because the NOR
|
|
|
|
* mapping is different on B4 due to reduced NOR size.
|
|
|
|
*/
|
2016-11-18 19:47:35 +00:00
|
|
|
#if defined(CONFIG_TARGET_B4860QDS) || defined(CONFIG_TARGET_B4420QDS)
|
2015-03-10 08:38:50 +00:00
|
|
|
#define CONFIG_BOOTSCRIPT_HDR_ADDR 0xecc00000
|
|
|
|
#elif defined(CONFIG_FSL_CORENET)
|
|
|
|
#define CONFIG_BOOTSCRIPT_HDR_ADDR 0xe8e00000
|
2016-11-16 02:32:50 +00:00
|
|
|
#elif defined(CONFIG_TARGET_BSC9132QDS)
|
2015-03-10 08:38:50 +00:00
|
|
|
#define CONFIG_BOOTSCRIPT_HDR_ADDR 0x88020000
|
2016-11-16 19:51:24 +00:00
|
|
|
#elif defined(CONFIG_TARGET_C29XPCIE)
|
2015-03-10 08:38:50 +00:00
|
|
|
#define CONFIG_BOOTSCRIPT_HDR_ADDR 0xec020000
|
|
|
|
#else
|
|
|
|
#define CONFIG_BOOTSCRIPT_HDR_ADDR 0xee020000
|
|
|
|
#endif
|
|
|
|
|
secure_boot: split the secure boot functionality in two parts
There are two phases in Secure Boot
1. ISBC: In BootROM, validate the BootLoader (U-Boot).
2. ESBC: In U-Boot, continuing the Chain of Trust by
validating and booting LINUX.
For ESBC phase, there is no difference in SoC's based on ARM or
PowerPC cores.
But the exit conditions after ISBC phase i.e. entry conditions for
U-Boot are different for ARM and PowerPC.
PowerPC:
If Secure Boot is executed, a separate U-Boot target is required
which must be compiled with a diffrent Text Base as compared to
Non-Secure Boot. There are some LAW and TLB settings which are
required specifically for Secure Boot scenario.
ARM:
ARM based SoC's have a fixed memory map and exit conditions from
BootROM are same irrespective of boot mode (Secure or Non-Secure).
Thus the current Secure Boot functionlity has been split into
two parts:
CONFIG_CHAIN_OF_TRUST
This will have the following functionality as part of U-Boot:
1. Enable commands like esbc_validate, esbc_halt
2. Change the environment settings based on bootmode, determined
at run time:
- If bootmode is non-secure, no change
- If bootmode is secure, set the following:
- bootdelay = 0 (Don't give boot prompt)
- bootcmd = Validate and execute the bootscript.
CONFIG_SECURE_BOOT
This is defined only for creating a different compile time target
for secure boot.
Traditionally, both these functionalities were defined under
CONFIG_SECURE_BOOT. This patch is aimed at removing the requirement
for a separate Secure Boot target for ARM based SoC's.
CONFIG_CHAIN_OF_TRUST will be defined and boot mode will be
determine at run time.
Another Security Requirement for running CHAIN_OF_TRUST is that
U-Boot environemnt must not be picked from flash/external memory.
This cannot be done based on bootmode at run time in current U-Boot
architecture. Once this dependency is resolved, no separate
SECURE_BOOT target will be required for ARM based SoC's.
Currently, the only code under CONFIG_SECURE_BOOT for ARM SoC's is
defining CONFIG_ENV_IS_NOWHERE
Signed-off-by: Aneesh Bansal <aneesh.bansal@nxp.com>
Acked-by: Ruchika Gupta <ruchika.gupta@nxp.com>
Reviewed-by: York Sun <york.sun@nxp.com>
2016-01-22 11:07:24 +00:00
|
|
|
#endif /* #ifdef CONFIG_BOOTSCRIPT_COPY_RAM */
|
2015-03-10 08:38:50 +00:00
|
|
|
|
secure_boot: split the secure boot functionality in two parts
There are two phases in Secure Boot
1. ISBC: In BootROM, validate the BootLoader (U-Boot).
2. ESBC: In U-Boot, continuing the Chain of Trust by
validating and booting LINUX.
For ESBC phase, there is no difference in SoC's based on ARM or
PowerPC cores.
But the exit conditions after ISBC phase i.e. entry conditions for
U-Boot are different for ARM and PowerPC.
PowerPC:
If Secure Boot is executed, a separate U-Boot target is required
which must be compiled with a diffrent Text Base as compared to
Non-Secure Boot. There are some LAW and TLB settings which are
required specifically for Secure Boot scenario.
ARM:
ARM based SoC's have a fixed memory map and exit conditions from
BootROM are same irrespective of boot mode (Secure or Non-Secure).
Thus the current Secure Boot functionlity has been split into
two parts:
CONFIG_CHAIN_OF_TRUST
This will have the following functionality as part of U-Boot:
1. Enable commands like esbc_validate, esbc_halt
2. Change the environment settings based on bootmode, determined
at run time:
- If bootmode is non-secure, no change
- If bootmode is secure, set the following:
- bootdelay = 0 (Don't give boot prompt)
- bootcmd = Validate and execute the bootscript.
CONFIG_SECURE_BOOT
This is defined only for creating a different compile time target
for secure boot.
Traditionally, both these functionalities were defined under
CONFIG_SECURE_BOOT. This patch is aimed at removing the requirement
for a separate Secure Boot target for ARM based SoC's.
CONFIG_CHAIN_OF_TRUST will be defined and boot mode will be
determine at run time.
Another Security Requirement for running CHAIN_OF_TRUST is that
U-Boot environemnt must not be picked from flash/external memory.
This cannot be done based on bootmode at run time in current U-Boot
architecture. Once this dependency is resolved, no separate
SECURE_BOOT target will be required for ARM based SoC's.
Currently, the only code under CONFIG_SECURE_BOOT for ARM SoC's is
defining CONFIG_ENV_IS_NOWHERE
Signed-off-by: Aneesh Bansal <aneesh.bansal@nxp.com>
Acked-by: Ruchika Gupta <ruchika.gupta@nxp.com>
Reviewed-by: York Sun <york.sun@nxp.com>
2016-01-22 11:07:24 +00:00
|
|
|
#include <config_fsl_chain_trust.h>
|
2016-07-14 16:27:51 +00:00
|
|
|
#endif /* #ifndef CONFIG_SPL_BUILD */
|
secure_boot: split the secure boot functionality in two parts
There are two phases in Secure Boot
1. ISBC: In BootROM, validate the BootLoader (U-Boot).
2. ESBC: In U-Boot, continuing the Chain of Trust by
validating and booting LINUX.
For ESBC phase, there is no difference in SoC's based on ARM or
PowerPC cores.
But the exit conditions after ISBC phase i.e. entry conditions for
U-Boot are different for ARM and PowerPC.
PowerPC:
If Secure Boot is executed, a separate U-Boot target is required
which must be compiled with a diffrent Text Base as compared to
Non-Secure Boot. There are some LAW and TLB settings which are
required specifically for Secure Boot scenario.
ARM:
ARM based SoC's have a fixed memory map and exit conditions from
BootROM are same irrespective of boot mode (Secure or Non-Secure).
Thus the current Secure Boot functionlity has been split into
two parts:
CONFIG_CHAIN_OF_TRUST
This will have the following functionality as part of U-Boot:
1. Enable commands like esbc_validate, esbc_halt
2. Change the environment settings based on bootmode, determined
at run time:
- If bootmode is non-secure, no change
- If bootmode is secure, set the following:
- bootdelay = 0 (Don't give boot prompt)
- bootcmd = Validate and execute the bootscript.
CONFIG_SECURE_BOOT
This is defined only for creating a different compile time target
for secure boot.
Traditionally, both these functionalities were defined under
CONFIG_SECURE_BOOT. This patch is aimed at removing the requirement
for a separate Secure Boot target for ARM based SoC's.
CONFIG_CHAIN_OF_TRUST will be defined and boot mode will be
determine at run time.
Another Security Requirement for running CHAIN_OF_TRUST is that
U-Boot environemnt must not be picked from flash/external memory.
This cannot be done based on bootmode at run time in current U-Boot
architecture. Once this dependency is resolved, no separate
SECURE_BOOT target will be required for ARM based SoC's.
Currently, the only code under CONFIG_SECURE_BOOT for ARM SoC's is
defining CONFIG_ENV_IS_NOWHERE
Signed-off-by: Aneesh Bansal <aneesh.bansal@nxp.com>
Acked-by: Ruchika Gupta <ruchika.gupta@nxp.com>
Reviewed-by: York Sun <york.sun@nxp.com>
2016-01-22 11:07:24 +00:00
|
|
|
#endif /* #ifdef CONFIG_CHAIN_OF_TRUST */
|
2013-08-21 06:20:21 +00:00
|
|
|
#endif
|