2018-05-06 21:58:06 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
2017-09-27 17:33:12 +00:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2017 Amarula Solutions
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
|
|
|
#include <debug_uart.h>
|
|
|
|
#include <dm.h>
|
|
|
|
#include <ram.h>
|
|
|
|
#include <spl.h>
|
|
|
|
#include <version.h>
|
|
|
|
#include <asm/io.h>
|
2019-04-29 22:00:38 +00:00
|
|
|
#include <asm/arch-rockchip/bootrom.h>
|
2019-03-28 03:01:23 +00:00
|
|
|
#include <asm/arch-rockchip/clock.h>
|
2019-07-09 14:00:26 +00:00
|
|
|
|
|
|
|
#define TIMER_LOAD_COUNT_L 0x00
|
|
|
|
#define TIMER_LOAD_COUNT_H 0x04
|
|
|
|
#define TIMER_CONTROL_REG 0x10
|
|
|
|
#define TIMER_EN 0x1
|
|
|
|
#define TIMER_FMODE BIT(0)
|
|
|
|
#define TIMER_RMODE BIT(1)
|
|
|
|
|
|
|
|
void rockchip_stimer_init(void)
|
|
|
|
{
|
|
|
|
asm volatile("mcr p15, 0, %0, c14, c0, 0"
|
|
|
|
: : "r"(COUNTER_FREQUENCY));
|
|
|
|
|
|
|
|
writel(0, CONFIG_ROCKCHIP_STIMER_BASE + TIMER_CONTROL_REG);
|
|
|
|
writel(0xffffffff, CONFIG_ROCKCHIP_STIMER_BASE);
|
|
|
|
writel(0xffffffff, CONFIG_ROCKCHIP_STIMER_BASE + 4);
|
|
|
|
writel(TIMER_EN | TIMER_FMODE, CONFIG_ROCKCHIP_STIMER_BASE +
|
|
|
|
TIMER_CONTROL_REG);
|
|
|
|
}
|
2017-09-27 17:33:12 +00:00
|
|
|
|
|
|
|
void board_init_f(ulong dummy)
|
|
|
|
{
|
|
|
|
struct udevice *dev;
|
|
|
|
int ret;
|
|
|
|
|
2019-03-29 01:09:04 +00:00
|
|
|
#ifdef CONFIG_DEBUG_UART
|
2017-09-27 17:33:12 +00:00
|
|
|
/*
|
|
|
|
* Debug UART can be used from here if required:
|
|
|
|
*
|
|
|
|
* debug_uart_init();
|
|
|
|
* printch('a');
|
|
|
|
* printhex8(0x1234);
|
|
|
|
* printascii("string");
|
|
|
|
*/
|
|
|
|
debug_uart_init();
|
2019-03-29 01:09:04 +00:00
|
|
|
#endif
|
2017-09-27 17:33:12 +00:00
|
|
|
ret = spl_early_init();
|
|
|
|
if (ret) {
|
|
|
|
debug("spl_early_init() failed: %d\n", ret);
|
|
|
|
hang();
|
|
|
|
}
|
|
|
|
|
2019-07-09 14:00:26 +00:00
|
|
|
/* Init secure timer */
|
|
|
|
rockchip_stimer_init();
|
|
|
|
/* Init ARM arch timer in arch/arm/cpu/armv7/arch_timer.c */
|
|
|
|
timer_init();
|
2017-09-27 17:33:12 +00:00
|
|
|
|
|
|
|
ret = rockchip_get_clk(&dev);
|
|
|
|
if (ret) {
|
|
|
|
debug("CLK init failed: %d\n", ret);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
ret = uclass_get_device(UCLASS_RAM, 0, &dev);
|
|
|
|
if (ret) {
|
|
|
|
debug("DRAM init failed: %d\n", ret);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
void board_return_to_bootrom(void)
|
|
|
|
{
|
2017-10-10 14:21:16 +00:00
|
|
|
back_to_bootrom(BROM_BOOT_NEXTSTAGE);
|
2017-09-27 17:33:12 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
u32 spl_boot_device(void)
|
|
|
|
{
|
|
|
|
return BOOT_DEVICE_BOOTROM;
|
|
|
|
}
|
|
|
|
|
|
|
|
void spl_board_init(void)
|
|
|
|
{
|
|
|
|
puts("\nU-Boot TPL " PLAIN_VERSION " (" U_BOOT_DATE " - " \
|
|
|
|
U_BOOT_TIME ")\n");
|
|
|
|
}
|