2018-05-06 21:58:06 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
2008-05-08 16:52:25 +00:00
|
|
|
/*
|
|
|
|
* (C) Copyright 2007-2008
|
2011-10-31 23:00:39 +00:00
|
|
|
* Stelian Pop <stelian@popies.net>
|
2008-05-08 16:52:25 +00:00
|
|
|
* Lead Tech Design <www.leadtechdesign.com>
|
|
|
|
*/
|
|
|
|
|
|
|
|
#include <common.h>
|
2017-04-18 07:28:29 +00:00
|
|
|
#include <debug_uart.h>
|
2019-12-28 17:45:05 +00:00
|
|
|
#include <init.h>
|
2019-11-14 19:57:20 +00:00
|
|
|
#include <vsprintf.h>
|
2020-10-31 03:38:53 +00:00
|
|
|
#include <asm/global_data.h>
|
2011-08-01 03:56:53 +00:00
|
|
|
#include <asm/io.h>
|
2017-06-01 01:47:48 +00:00
|
|
|
#include <asm/mach-types.h>
|
2008-05-08 16:52:25 +00:00
|
|
|
#include <asm/arch/at91sam9rl.h>
|
|
|
|
#include <asm/arch/at91sam9rl_matrix.h>
|
|
|
|
#include <asm/arch/at91sam9_smc.h>
|
2009-03-21 20:07:59 +00:00
|
|
|
#include <asm/arch/at91_common.h>
|
2008-05-08 16:52:25 +00:00
|
|
|
#include <asm/arch/at91_rstc.h>
|
2009-04-16 19:30:44 +00:00
|
|
|
#include <asm/arch/clk.h>
|
2008-05-08 16:52:25 +00:00
|
|
|
#include <asm/arch/gpio.h>
|
2011-08-01 03:56:53 +00:00
|
|
|
|
2008-05-08 12:52:32 +00:00
|
|
|
#include <atmel_lcdc.h>
|
2008-05-08 16:52:25 +00:00
|
|
|
|
|
|
|
DECLARE_GLOBAL_DATA_PTR;
|
|
|
|
|
|
|
|
/* ------------------------------------------------------------------------- */
|
|
|
|
/*
|
|
|
|
* Miscelaneous platform dependent initialisations
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifdef CONFIG_CMD_NAND
|
|
|
|
static void at91sam9rlek_nand_hw_init(void)
|
|
|
|
{
|
2011-08-01 03:56:53 +00:00
|
|
|
struct at91_smc *smc = (struct at91_smc *)ATMEL_BASE_SMC;
|
|
|
|
struct at91_matrix *matrix = (struct at91_matrix *)ATMEL_BASE_MATRIX;
|
2008-05-08 16:52:25 +00:00
|
|
|
unsigned long csa;
|
|
|
|
|
|
|
|
/* Enable CS3 */
|
2011-08-01 03:56:53 +00:00
|
|
|
csa = readl(&matrix->ebicsa);
|
|
|
|
csa |= AT91_MATRIX_CS3A_SMC_SMARTMEDIA;
|
|
|
|
|
|
|
|
writel(csa, &matrix->ebicsa);
|
2008-05-08 16:52:25 +00:00
|
|
|
|
|
|
|
/* Configure SMC CS3 for NAND/SmartMedia */
|
2011-08-01 03:56:53 +00:00
|
|
|
writel(AT91_SMC_SETUP_NWE(1) | AT91_SMC_SETUP_NCS_WR(0) |
|
|
|
|
AT91_SMC_SETUP_NRD(1) | AT91_SMC_SETUP_NCS_RD(0),
|
|
|
|
&smc->cs[3].setup);
|
|
|
|
writel(AT91_SMC_PULSE_NWE(3) | AT91_SMC_PULSE_NCS_WR(3) |
|
|
|
|
AT91_SMC_PULSE_NRD(3) | AT91_SMC_PULSE_NCS_RD(3),
|
|
|
|
&smc->cs[3].pulse);
|
|
|
|
writel(AT91_SMC_CYCLE_NWE(5) | AT91_SMC_CYCLE_NRD(5),
|
|
|
|
&smc->cs[3].cycle);
|
|
|
|
writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
|
|
|
|
AT91_SMC_MODE_EXNW_DISABLE |
|
2008-10-16 13:01:15 +00:00
|
|
|
#ifdef CONFIG_SYS_NAND_DBW_16
|
2011-08-01 03:56:53 +00:00
|
|
|
AT91_SMC_MODE_DBW_16 |
|
2008-10-16 13:01:15 +00:00
|
|
|
#else /* CONFIG_SYS_NAND_DBW_8 */
|
2011-08-01 03:56:53 +00:00
|
|
|
AT91_SMC_MODE_DBW_8 |
|
2008-05-08 16:52:25 +00:00
|
|
|
#endif
|
2011-08-01 03:56:53 +00:00
|
|
|
AT91_SMC_MODE_TDF_CYCLE(2),
|
|
|
|
&smc->cs[3].mode);
|
2008-05-08 16:52:25 +00:00
|
|
|
|
2016-02-03 02:16:50 +00:00
|
|
|
at91_periph_clk_enable(ATMEL_ID_PIOD);
|
2008-05-08 16:52:25 +00:00
|
|
|
|
|
|
|
/* Configure RDY/BSY */
|
2022-11-12 22:36:51 +00:00
|
|
|
at91_set_gpio_input(CFG_SYS_NAND_READY_PIN, 1);
|
2008-05-08 16:52:25 +00:00
|
|
|
|
|
|
|
/* Enable NandFlash */
|
2022-11-12 22:36:51 +00:00
|
|
|
at91_set_gpio_output(CFG_SYS_NAND_ENABLE_PIN, 1);
|
2008-05-08 16:52:25 +00:00
|
|
|
|
|
|
|
at91_set_A_periph(AT91_PIN_PB4, 0); /* NANDOE */
|
|
|
|
at91_set_A_periph(AT91_PIN_PB5, 0); /* NANDWE */
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2017-04-18 07:28:29 +00:00
|
|
|
#ifdef CONFIG_DEBUG_UART_BOARD_INIT
|
|
|
|
void board_debug_uart_init(void)
|
|
|
|
{
|
|
|
|
at91_seriald_hw_init();
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifdef CONFIG_BOARD_EARLY_INIT_F
|
2011-08-01 03:56:53 +00:00
|
|
|
int board_early_init_f(void)
|
|
|
|
{
|
|
|
|
return 0;
|
|
|
|
}
|
2017-04-18 07:28:29 +00:00
|
|
|
#endif
|
2008-05-08 12:52:32 +00:00
|
|
|
|
2008-05-08 16:52:25 +00:00
|
|
|
int board_init(void)
|
|
|
|
{
|
|
|
|
/* arch number of AT91SAM9RLEK-Board */
|
|
|
|
gd->bd->bi_arch_number = MACH_TYPE_AT91SAM9RLEK;
|
|
|
|
/* adress of boot parameters */
|
2022-11-16 18:10:37 +00:00
|
|
|
gd->bd->bi_boot_params = CFG_SYS_SDRAM_BASE + 0x100;
|
2008-05-08 16:52:25 +00:00
|
|
|
|
|
|
|
#ifdef CONFIG_CMD_NAND
|
|
|
|
at91sam9rlek_nand_hw_init();
|
|
|
|
#endif
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
int dram_init(void)
|
|
|
|
{
|
2011-08-01 03:56:53 +00:00
|
|
|
gd->ram_size = get_ram_size(
|
2022-11-16 18:10:37 +00:00
|
|
|
(void *)CFG_SYS_SDRAM_BASE,
|
|
|
|
CFG_SYS_SDRAM_SIZE);
|
2008-05-08 16:52:25 +00:00
|
|
|
return 0;
|
|
|
|
}
|