2015-03-09 09:53:21 +00:00
|
|
|
if ARM64
|
|
|
|
|
armv8: make SPL exception vectors optional
Even though the exception vector table is a fundamental part of the ARM
architecture, U-Boot mostly does not make real use of it, except when
crash dumping. But having it in takes up quite some space, partly due to
the architectural alignment requirement of 2KB. Since we don't take special
care of that, the compiler adds a more or less random amount of padding
space, which increases the image size quite a bit, especially for the SPL.
On a typical Allwinner build this is around 1.5KB of padding, plus 1KB
for the vector table (mostly padding space again), then some extra code
to do the actual handling. This amounts to almost 10% of the maximum image
size, which is quite a lot for a pure debugging feature.
Add a Kconfig symbol to allow the exception vector table to be left out
of the build for the SPL.
For now this is "default y" for everyone, but specific defconfigs,
platforms or .config files can opt out here at will, to mitigate the code
size pressure we see for some SPLs.
Signed-off-by: Andre Przywara <andre.przywara@arm.com>
2018-07-24 23:57:01 +00:00
|
|
|
config ARMV8_SPL_EXCEPTION_VECTORS
|
|
|
|
bool "Install crash dump exception vectors"
|
|
|
|
depends on SPL
|
|
|
|
help
|
|
|
|
The default exception vector table is only used for the crash
|
|
|
|
dump, but still takes quite a lot of space in the image size.
|
|
|
|
|
|
|
|
Say N here if you are running out of code space in the image
|
|
|
|
and want to save some space at the cost of less debugging info.
|
|
|
|
|
2015-03-09 09:53:21 +00:00
|
|
|
config ARMV8_MULTIENTRY
|
2016-08-12 01:26:50 +00:00
|
|
|
bool "Enable multiple CPUs to enter into U-Boot"
|
2015-03-09 09:53:21 +00:00
|
|
|
|
2017-01-06 09:41:10 +00:00
|
|
|
config ARMV8_SET_SMPEN
|
|
|
|
bool "Enable data coherency with other cores in cluster"
|
|
|
|
help
|
|
|
|
Say Y here if there is not any trust firmware to set
|
|
|
|
CPUECTLR_EL1.SMPEN bit before U-Boot.
|
|
|
|
|
|
|
|
For A53, it enables data coherency with other cores in the
|
|
|
|
cluster, and for A57/A72, it enables receiving of instruction
|
|
|
|
cache and TLB maintenance operations.
|
|
|
|
Cortex A53/57/72 cores require CPUECTLR_EL1.SMPEN set even
|
|
|
|
for single core systems. Unfortunately write access to this
|
|
|
|
register may be controlled by EL3/EL2 firmware. To be more
|
|
|
|
precise, by default (if there is EL2/EL3 firmware running)
|
|
|
|
this register is RO for NS EL1.
|
|
|
|
This switch can be used to avoid writing to CPUECTLR_EL1,
|
|
|
|
it can be safely enabled when EL2/EL3 initialized SMPEN bit
|
|
|
|
or when CPU implementation doesn't include that register.
|
|
|
|
|
2022-03-11 14:11:58 +00:00
|
|
|
config ARMV8_SWITCH_TO_EL1
|
|
|
|
bool "Enable switching to running in EL1"
|
|
|
|
help
|
|
|
|
In some circumstances we need to switch to running in EL1.
|
|
|
|
Enable this option to have U-Boot switch to EL1.
|
|
|
|
|
2016-06-27 10:31:05 +00:00
|
|
|
config ARMV8_SPIN_TABLE
|
|
|
|
bool "Support spin-table enable method"
|
|
|
|
depends on ARMV8_MULTIENTRY && OF_LIBFDT
|
|
|
|
help
|
|
|
|
Say Y here to support "spin-table" enable method for booting Linux.
|
|
|
|
|
|
|
|
To use this feature, you must do:
|
|
|
|
- Specify enable-method = "spin-table" in each CPU node in the
|
|
|
|
Device Tree you are using to boot the kernel
|
2017-01-20 09:04:43 +00:00
|
|
|
- Bring secondary CPUs into U-Boot proper in a board specific
|
|
|
|
manner. This must be done *after* relocation. Otherwise, the
|
|
|
|
secondary CPUs will spin in unprotected memory area because the
|
|
|
|
master CPU protects the relocated spin code.
|
2016-06-27 10:31:05 +00:00
|
|
|
|
|
|
|
U-Boot automatically does:
|
|
|
|
- Set "cpu-release-addr" property of each CPU node
|
|
|
|
(overwrites it if already exists).
|
|
|
|
- Reserve the code for the spin-table and the release address
|
|
|
|
via a /memreserve/ region in the Device Tree.
|
|
|
|
|
2017-01-16 09:31:47 +00:00
|
|
|
menu "ARMv8 secure monitor firmware"
|
|
|
|
config ARMV8_SEC_FIRMWARE_SUPPORT
|
|
|
|
bool "Enable ARMv8 secure monitor firmware framework support"
|
|
|
|
select FIT
|
2018-07-23 13:55:15 +00:00
|
|
|
select OF_LIBFDT
|
2017-01-16 09:31:47 +00:00
|
|
|
help
|
|
|
|
This framework is aimed at making secure monitor firmware load
|
|
|
|
process brief.
|
|
|
|
Note: Only FIT format image is supported.
|
|
|
|
You should prepare and provide the below information:
|
|
|
|
- Address of secure firmware.
|
|
|
|
- Address to hold the return address from secure firmware.
|
|
|
|
- Secure firmware FIT image related information.
|
2019-11-10 16:23:15 +00:00
|
|
|
Such as: SEC_FIRMWARE_FIT_IMAGE and SEC_FIRMWARE_FIT_CNF_NAME
|
2017-01-16 09:31:47 +00:00
|
|
|
- The target exception level that secure monitor firmware will
|
|
|
|
return to.
|
|
|
|
|
|
|
|
config SPL_ARMV8_SEC_FIRMWARE_SUPPORT
|
|
|
|
bool "Enable ARMv8 secure monitor firmware framework support for SPL"
|
2022-06-11 03:03:09 +00:00
|
|
|
depends on SPL
|
2017-01-16 09:31:47 +00:00
|
|
|
select SPL_FIT
|
2018-07-23 13:55:15 +00:00
|
|
|
select SPL_OF_LIBFDT
|
2017-01-16 09:31:47 +00:00
|
|
|
help
|
|
|
|
Say Y here to support this framework in SPL phase.
|
|
|
|
|
2020-05-05 12:28:41 +00:00
|
|
|
config SPL_RECOVER_DATA_SECTION
|
|
|
|
bool "save/restore SPL data section"
|
2022-06-11 03:03:09 +00:00
|
|
|
depends on SPL
|
2020-05-05 12:28:41 +00:00
|
|
|
help
|
|
|
|
Say Y here to save SPL data section for cold boot, and restore
|
|
|
|
at warm boot in SPL phase.
|
|
|
|
|
2017-01-16 09:31:48 +00:00
|
|
|
config SEC_FIRMWARE_ARMV8_PSCI
|
|
|
|
bool "PSCI implementation in secure monitor firmware"
|
|
|
|
depends on ARMV8_SEC_FIRMWARE_SUPPORT || SPL_ARMV8_SEC_FIRMWARE_SUPPORT
|
2022-02-28 12:48:40 +00:00
|
|
|
depends on ARMV8_PSCI=n
|
2017-01-16 09:31:48 +00:00
|
|
|
help
|
|
|
|
This config enables the ARMv8 PSCI implementation in secure monitor
|
|
|
|
firmware. This is a private PSCI implementation and different from
|
|
|
|
those implemented under the common ARMv8 PSCI framework.
|
|
|
|
|
2017-01-16 09:31:47 +00:00
|
|
|
config ARMV8_SEC_FIRMWARE_ERET_ADDR_REVERT
|
|
|
|
bool "ARMv8 secure monitor firmware ERET address byteorder swap"
|
|
|
|
depends on ARMV8_SEC_FIRMWARE_SUPPORT || SPL_ARMV8_SEC_FIRMWARE_SUPPORT
|
|
|
|
help
|
|
|
|
Say Y here when the endianness of the register or memory holding the
|
|
|
|
Secure firmware exception return address is different with core's.
|
|
|
|
|
|
|
|
endmenu
|
|
|
|
|
2016-08-16 19:08:48 +00:00
|
|
|
config PSCI_RESET
|
|
|
|
bool "Use PSCI for reset and shutdown"
|
|
|
|
default y
|
2018-10-18 10:29:40 +00:00
|
|
|
select ARM_SMCCC if OF_CONTROL
|
2021-12-21 16:31:50 +00:00
|
|
|
depends on !ARCH_APPLE && !ARCH_BCM283X && !ARCH_EXYNOS7 && \
|
2021-02-09 13:03:10 +00:00
|
|
|
!TARGET_LS2080AQDS && \
|
2018-01-11 14:33:30 +00:00
|
|
|
!TARGET_LS2080ARDB && !TARGET_LS2080A_EMU && \
|
2017-08-31 10:42:55 +00:00
|
|
|
!TARGET_LS1088ARDB && !TARGET_LS1088AQDS && \
|
2016-08-16 19:08:48 +00:00
|
|
|
!TARGET_LS1012ARDB && !TARGET_LS1012AFRDM && \
|
2018-01-11 14:33:31 +00:00
|
|
|
!TARGET_LS1012A2G5RDB && !TARGET_LS1012AQDS && \
|
2018-05-23 05:33:30 +00:00
|
|
|
!TARGET_LS1012AFRWY && \
|
2019-04-10 08:43:35 +00:00
|
|
|
!TARGET_LS1028ARDB && !TARGET_LS1028AQDS && \
|
2016-11-17 00:02:55 +00:00
|
|
|
!TARGET_LS1043ARDB && !TARGET_LS1043AQDS && \
|
|
|
|
!TARGET_LS1046ARDB && !TARGET_LS1046AQDS && \
|
2019-06-06 12:35:28 +00:00
|
|
|
!TARGET_LS1046AFRWY && \
|
2018-11-28 13:04:27 +00:00
|
|
|
!TARGET_LS2081ARDB && !TARGET_LX2160ARDB && \
|
armv8: lx2162a: Add Soc changes to support LX2162A
LX2162 is LX2160 based SoC, it has same die as of LX2160
with different packaging.
LX2162A support 64-bit 2.9GT/s DDR4 memory, i2c, micro-click module,
microSD card, eMMC support, serial console, qspi nor flash, qsgmii,
sgmii, 25g, 40g, 50g network interface, one usb 3.0 and serdes
interface to support three PCIe gen3 interface.
Signed-off-by: Meenakshi Aggarwal <meenakshi.aggarwal@nxp.com>
[Fixed whitespace errors]
Signed-off-by: Priyanka Jain <priyanka.jain@nxp.com>
2020-10-29 13:46:16 +00:00
|
|
|
!TARGET_LX2160AQDS && !TARGET_LX2162AQDS && \
|
2021-02-21 01:05:49 +00:00
|
|
|
!ARCH_UNIPHIER
|
2016-08-16 19:08:48 +00:00
|
|
|
help
|
|
|
|
Most armv8 systems have PSCI support enabled in EL3, either through
|
|
|
|
ARM Trusted Firmware or other firmware.
|
|
|
|
|
|
|
|
On these systems, we do not need to implement system reset manually,
|
|
|
|
but can instead rely on higher level firmware to deal with it.
|
|
|
|
|
|
|
|
Select Y here to make use of PSCI calls for system reset
|
|
|
|
|
2022-02-28 12:48:40 +00:00
|
|
|
config SYS_HAS_ARMV8_SECURE_BASE
|
|
|
|
bool
|
|
|
|
|
2016-12-08 03:58:22 +00:00
|
|
|
config ARMV8_PSCI
|
|
|
|
bool "Enable PSCI support" if EXPERT
|
|
|
|
help
|
|
|
|
PSCI is Power State Coordination Interface defined by ARM.
|
|
|
|
The PSCI in U-boot provides a general framework and each platform
|
|
|
|
can implement their own specific PSCI functions.
|
|
|
|
Say Y here to enable PSCI support on ARMv8 platform.
|
|
|
|
|
|
|
|
config ARMV8_PSCI_NR_CPUS
|
|
|
|
int "Maximum supported CPUs for PSCI"
|
|
|
|
depends on ARMV8_PSCI
|
|
|
|
default 4
|
|
|
|
help
|
|
|
|
The maximum number of CPUs supported in the PSCI firmware.
|
|
|
|
It is no problem to set a larger value than the number of CPUs in
|
|
|
|
the actual hardware implementation.
|
|
|
|
|
2016-12-08 03:58:24 +00:00
|
|
|
config ARMV8_PSCI_CPUS_PER_CLUSTER
|
|
|
|
int "Number of CPUs per cluster"
|
|
|
|
depends on ARMV8_PSCI
|
|
|
|
default 0
|
|
|
|
help
|
|
|
|
The number of CPUs per cluster, suppose each cluster has same number
|
|
|
|
of CPU cores, platforms with asymmetric clusters don't apply here.
|
|
|
|
A value 0 or no definition of it works for single cluster system.
|
|
|
|
System with multi-cluster should difine their own exact value.
|
|
|
|
|
2022-02-28 12:48:40 +00:00
|
|
|
config ARMV8_PSCI_RELOCATE
|
|
|
|
bool "Relocate PSCI code"
|
|
|
|
depends on ARMV8_PSCI
|
|
|
|
depends on SYS_HAS_ARMV8_SECURE_BASE
|
2018-08-20 17:57:35 +00:00
|
|
|
help
|
2022-02-28 12:48:40 +00:00
|
|
|
Relocate PSCI code, for example to a secure memory on the SoC. If not
|
|
|
|
set, the PSCI sections are placed together with the u-boot and the
|
|
|
|
regions will be marked as reserved before linux is started.
|
2016-12-08 03:58:22 +00:00
|
|
|
|
|
|
|
config ARMV8_SECURE_BASE
|
|
|
|
hex "Secure address for PSCI image"
|
2022-02-28 12:48:40 +00:00
|
|
|
depends on ARMV8_PSCI_RELOCATE
|
|
|
|
default 0x18000000 if ARCH_LS1028A
|
2016-12-08 03:58:22 +00:00
|
|
|
help
|
|
|
|
Address for placing the PSCI text, data and stack sections.
|
|
|
|
|
2022-02-28 12:48:40 +00:00
|
|
|
|
|
|
|
config ARMV8_EA_EL3_FIRST
|
|
|
|
bool "External aborts and SError interrupt exception are taken in EL3"
|
|
|
|
help
|
|
|
|
Exception handling at all exception levels for External Abort and
|
|
|
|
SError interrupt exception are taken in EL3.
|
2016-12-08 03:58:22 +00:00
|
|
|
|
2022-06-01 18:26:29 +00:00
|
|
|
menuconfig ARMV8_CRYPTO
|
|
|
|
bool "ARM64 Accelerated Cryptographic Algorithms"
|
|
|
|
|
|
|
|
if ARMV8_CRYPTO
|
|
|
|
|
|
|
|
config ARMV8_CE_SHA1
|
|
|
|
bool "SHA-1 digest algorithm (ARMv8 Crypto Extensions)"
|
|
|
|
default y if SHA1
|
|
|
|
|
2022-06-01 18:26:31 +00:00
|
|
|
config ARMV8_CE_SHA256
|
|
|
|
bool "SHA-256 digest algorithm (ARMv8 Crypto Extensions)"
|
|
|
|
default y if SHA256
|
|
|
|
|
2022-06-01 18:26:29 +00:00
|
|
|
endif
|
|
|
|
|
2015-03-09 09:53:21 +00:00
|
|
|
endif
|