2018-05-06 21:58:06 +00:00
|
|
|
/* SPDX-License-Identifier: GPL-2.0+ */
|
2013-07-02 10:06:00 +00:00
|
|
|
/*
|
|
|
|
* ti816x_evm.h
|
|
|
|
*
|
|
|
|
* Copyright (C) 2013, Adeneo Embedded <www.adeneo-embedded.com>
|
|
|
|
* Antoine Tenart, <atenart@adeneo-embedded.com>
|
|
|
|
*/
|
|
|
|
|
|
|
|
#ifndef __CONFIG_TI816X_EVM_H
|
|
|
|
#define __CONFIG_TI816X_EVM_H
|
|
|
|
|
2017-05-16 18:46:39 +00:00
|
|
|
#include <configs/ti_armv7_omap.h>
|
2013-07-02 10:06:00 +00:00
|
|
|
#include <asm/arch/omap.h>
|
|
|
|
|
|
|
|
#define CONFIG_EXTRA_ENV_SETTINGS \
|
2017-05-16 18:46:39 +00:00
|
|
|
DEFAULT_LINUX_BOOT_ENV \
|
2017-10-22 21:55:07 +00:00
|
|
|
"mtdids=" CONFIG_MTDIDS_DEFAULT "\0" \
|
|
|
|
"mtdparts=" CONFIG_MTDPARTS_DEFAULT "\0" \
|
2013-07-02 10:06:00 +00:00
|
|
|
|
|
|
|
/* Clock Defines */
|
|
|
|
#define V_OSCK 24000000 /* Clock output from T2 */
|
|
|
|
#define V_SCLK (V_OSCK >> 1)
|
|
|
|
|
|
|
|
#define CONFIG_MAX_RAM_BANK_SIZE (2048 << 20) /* 2048MB */
|
2017-05-16 18:46:39 +00:00
|
|
|
#define CONFIG_SYS_SDRAM_BASE 0x80000000
|
2013-07-02 10:06:00 +00:00
|
|
|
|
|
|
|
/**
|
|
|
|
* Platform/Board specific defs
|
|
|
|
*/
|
|
|
|
#define CONFIG_SYS_TIMERBASE 0x4802E000
|
|
|
|
#define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
|
|
|
|
|
|
|
|
/*
|
|
|
|
* NS16550 Configuration
|
|
|
|
*/
|
|
|
|
#define CONFIG_SYS_NS16550_SERIAL
|
|
|
|
#define CONFIG_SYS_NS16550_REG_SIZE (-4)
|
|
|
|
#define CONFIG_SYS_NS16550_CLK (48000000)
|
|
|
|
#define CONFIG_SYS_NS16550_COM1 0x48024000 /* Base EVM has UART2 */
|
|
|
|
|
|
|
|
/* allow overwriting serial config and ethaddr */
|
|
|
|
|
|
|
|
|
2017-05-16 18:46:37 +00:00
|
|
|
/*
|
|
|
|
* GPMC NAND block. We support 1 device and the physical address to
|
|
|
|
* access CS0 at is 0x8000000.
|
|
|
|
*/
|
|
|
|
#define CONFIG_SYS_NAND_BASE 0x8000000
|
|
|
|
#define CONFIG_SYS_MAX_NAND_DEVICE 1
|
|
|
|
|
|
|
|
/* NAND: SPL related configs */
|
|
|
|
|
|
|
|
/* NAND: device related configs */
|
|
|
|
/* NAND: driver related configs */
|
|
|
|
#define CONFIG_SYS_NAND_ECCPOS { 2, 3, 4, 5, 6, 7, 8, 9, \
|
|
|
|
10, 11, 12, 13, 14, 15, 16, 17, \
|
|
|
|
18, 19, 20, 21, 22, 23, 24, 25, \
|
|
|
|
26, 27, 28, 29, 30, 31, 32, 33, \
|
|
|
|
34, 35, 36, 37, 38, 39, 40, 41, \
|
|
|
|
42, 43, 44, 45, 46, 47, 48, 49, \
|
|
|
|
50, 51, 52, 53, 54, 55, 56, 57, }
|
|
|
|
|
|
|
|
#define CONFIG_SYS_NAND_ECCSIZE 512
|
|
|
|
#define CONFIG_SYS_NAND_ECCBYTES 14
|
2013-07-02 10:06:00 +00:00
|
|
|
|
|
|
|
/* SPL */
|
|
|
|
/* Defines for SPL */
|
2016-08-26 17:30:43 +00:00
|
|
|
#define CONFIG_SPL_MAX_SIZE (SRAM_SCRATCH_SPACE_ADDR - \
|
|
|
|
CONFIG_SPL_TEXT_BASE)
|
2013-07-02 10:06:00 +00:00
|
|
|
|
|
|
|
#endif
|