2018-05-06 21:58:06 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
2014-12-30 10:32:04 +00:00
|
|
|
/*
|
|
|
|
* Aquantia PHY drivers
|
|
|
|
*
|
|
|
|
* Copyright 2014 Freescale Semiconductor, Inc.
|
2021-07-21 16:13:11 +00:00
|
|
|
* Copyright 2018, 2021 NXP
|
2014-12-30 10:32:04 +00:00
|
|
|
*/
|
|
|
|
#include <config.h>
|
|
|
|
#include <common.h>
|
2018-03-08 10:00:23 +00:00
|
|
|
#include <dm.h>
|
2020-05-10 17:40:05 +00:00
|
|
|
#include <log.h>
|
2020-05-10 17:39:56 +00:00
|
|
|
#include <net.h>
|
2014-12-30 10:32:04 +00:00
|
|
|
#include <phy.h>
|
2020-05-10 17:40:13 +00:00
|
|
|
#include <linux/bitops.h>
|
2020-05-10 17:40:11 +00:00
|
|
|
#include <linux/delay.h>
|
2018-11-25 18:22:18 +00:00
|
|
|
#include <u-boot/crc.h>
|
2018-09-18 21:49:36 +00:00
|
|
|
#include <malloc.h>
|
|
|
|
#include <asm/byteorder.h>
|
|
|
|
#include <fs.h>
|
2014-12-30 10:32:04 +00:00
|
|
|
|
|
|
|
#define AQUNTIA_10G_CTL 0x20
|
|
|
|
#define AQUNTIA_VENDOR_P1 0xc400
|
|
|
|
|
|
|
|
#define AQUNTIA_SPEED_LSB_MASK 0x2000
|
|
|
|
#define AQUNTIA_SPEED_MSB_MASK 0x40
|
|
|
|
|
2018-10-30 09:54:46 +00:00
|
|
|
#define AQUANTIA_SYSTEM_INTERFACE_SR 0xe812
|
2019-11-14 16:28:32 +00:00
|
|
|
#define AQUANTIA_SYSTEM_INTERFACE_SR_READY BIT(0)
|
2018-10-30 09:54:46 +00:00
|
|
|
#define AQUANTIA_VENDOR_PROVISIONING_REG 0xC441
|
2018-11-06 12:16:54 +00:00
|
|
|
#define AQUANTIA_FIRMWARE_ID 0x20
|
|
|
|
#define AQUANTIA_RESERVED_STATUS 0xc885
|
|
|
|
#define AQUANTIA_FIRMWARE_MAJOR_MASK 0xff00
|
|
|
|
#define AQUANTIA_FIRMWARE_MINOR_MASK 0xff
|
|
|
|
#define AQUANTIA_FIRMWARE_BUILD_MASK 0xf0
|
2018-10-30 09:54:46 +00:00
|
|
|
|
|
|
|
#define AQUANTIA_USX_AUTONEG_CONTROL_ENA 0x0008
|
|
|
|
#define AQUANTIA_SI_IN_USE_MASK 0x0078
|
|
|
|
#define AQUANTIA_SI_USXGMII 0x0018
|
|
|
|
|
2018-09-18 21:49:36 +00:00
|
|
|
/* registers in MDIO_MMD_VEND1 region */
|
2019-11-14 16:28:32 +00:00
|
|
|
#define AQUANTIA_VND1_GLOBAL_SC 0x000
|
|
|
|
#define AQUANTIA_VND1_GLOBAL_SC_LP BIT(0xb)
|
|
|
|
|
2018-09-18 21:49:36 +00:00
|
|
|
#define GLOBAL_FIRMWARE_ID 0x20
|
|
|
|
#define GLOBAL_FAULT 0xc850
|
|
|
|
#define GLOBAL_RSTATUS_1 0xc885
|
|
|
|
|
2019-10-14 14:27:07 +00:00
|
|
|
#define GLOBAL_ALARM_1 0xcc00
|
|
|
|
#define SYSTEM_READY_BIT 0x40
|
|
|
|
|
2018-09-18 21:49:36 +00:00
|
|
|
#define GLOBAL_STANDARD_CONTROL 0x0
|
|
|
|
#define SOFT_RESET BIT(15)
|
|
|
|
#define LOW_POWER BIT(11)
|
|
|
|
|
|
|
|
#define MAILBOX_CONTROL 0x0200
|
|
|
|
#define MAILBOX_EXECUTE BIT(15)
|
|
|
|
#define MAILBOX_WRITE BIT(14)
|
|
|
|
#define MAILBOX_RESET_CRC BIT(12)
|
|
|
|
#define MAILBOX_BUSY BIT(8)
|
|
|
|
|
|
|
|
#define MAILBOX_CRC 0x0201
|
|
|
|
|
|
|
|
#define MAILBOX_ADDR_MSW 0x0202
|
|
|
|
#define MAILBOX_ADDR_LSW 0x0203
|
|
|
|
|
|
|
|
#define MAILBOX_DATA_MSW 0x0204
|
|
|
|
#define MAILBOX_DATA_LSW 0x0205
|
|
|
|
|
|
|
|
#define UP_CONTROL 0xc001
|
|
|
|
#define UP_RESET BIT(15)
|
|
|
|
#define UP_RUN_STALL_OVERRIDE BIT(6)
|
|
|
|
#define UP_RUN_STALL BIT(0)
|
|
|
|
|
2019-11-14 16:28:33 +00:00
|
|
|
#define AQUANTIA_PMA_RX_VENDOR_P1 0xe400
|
|
|
|
#define AQUANTIA_PMA_RX_VENDOR_P1_MDI_MSK GENMASK(1, 0)
|
|
|
|
/* MDI reversal configured through registers */
|
|
|
|
#define AQUANTIA_PMA_RX_VENDOR_P1_MDI_CFG BIT(1)
|
|
|
|
/* MDI reversal enabled */
|
|
|
|
#define AQUANTIA_PMA_RX_VENDOR_P1_MDI_REV BIT(0)
|
|
|
|
|
2019-11-14 16:28:32 +00:00
|
|
|
/*
|
|
|
|
* global start rate, the protocol associated with this speed is used by default
|
|
|
|
* on SI.
|
|
|
|
*/
|
|
|
|
#define AQUANTIA_VND1_GSTART_RATE 0x31a
|
|
|
|
#define AQUANTIA_VND1_GSTART_RATE_OFF 0
|
|
|
|
#define AQUANTIA_VND1_GSTART_RATE_100M 1
|
|
|
|
#define AQUANTIA_VND1_GSTART_RATE_1G 2
|
|
|
|
#define AQUANTIA_VND1_GSTART_RATE_10G 3
|
|
|
|
#define AQUANTIA_VND1_GSTART_RATE_2_5G 4
|
|
|
|
#define AQUANTIA_VND1_GSTART_RATE_5G 5
|
|
|
|
|
|
|
|
/* SYSCFG registers for 100M, 1G, 2.5G, 5G, 10G */
|
|
|
|
#define AQUANTIA_VND1_GSYSCFG_BASE 0x31b
|
|
|
|
#define AQUANTIA_VND1_GSYSCFG_100M 0
|
|
|
|
#define AQUANTIA_VND1_GSYSCFG_1G 1
|
|
|
|
#define AQUANTIA_VND1_GSYSCFG_2_5G 2
|
|
|
|
#define AQUANTIA_VND1_GSYSCFG_5G 3
|
|
|
|
#define AQUANTIA_VND1_GSYSCFG_10G 4
|
|
|
|
|
2019-11-14 16:28:34 +00:00
|
|
|
#define AQUANTIA_VND1_SMBUS0 0xc485
|
|
|
|
#define AQUANTIA_VND1_SMBUS1 0xc495
|
|
|
|
|
2018-09-18 21:49:36 +00:00
|
|
|
/* addresses of memory segments in the phy */
|
|
|
|
#define DRAM_BASE_ADDR 0x3FFE0000
|
|
|
|
#define IRAM_BASE_ADDR 0x40000000
|
|
|
|
|
|
|
|
/* firmware image format constants */
|
|
|
|
#define VERSION_STRING_SIZE 0x40
|
|
|
|
#define VERSION_STRING_OFFSET 0x0200
|
|
|
|
#define HEADER_OFFSET 0x300
|
|
|
|
|
2019-11-14 16:28:31 +00:00
|
|
|
/* driver private data */
|
|
|
|
#define AQUANTIA_NA 0
|
|
|
|
#define AQUANTIA_GEN1 1
|
|
|
|
#define AQUANTIA_GEN2 2
|
|
|
|
#define AQUANTIA_GEN3 3
|
|
|
|
|
2018-09-18 21:49:36 +00:00
|
|
|
#pragma pack(1)
|
|
|
|
struct fw_header {
|
|
|
|
u8 padding[4];
|
|
|
|
u8 iram_offset[3];
|
|
|
|
u8 iram_size[3];
|
|
|
|
u8 dram_offset[3];
|
|
|
|
u8 dram_size[3];
|
|
|
|
};
|
|
|
|
|
|
|
|
#pragma pack()
|
|
|
|
|
|
|
|
#if defined(CONFIG_PHY_AQUANTIA_UPLOAD_FW)
|
|
|
|
static int aquantia_read_fw(u8 **fw_addr, size_t *fw_length)
|
|
|
|
{
|
|
|
|
loff_t length, read;
|
|
|
|
int ret;
|
|
|
|
void *addr = NULL;
|
|
|
|
|
|
|
|
*fw_addr = NULL;
|
|
|
|
*fw_length = 0;
|
2022-11-03 21:44:22 +00:00
|
|
|
debug("Loading Aquantia microcode from %s %s\n",
|
2018-09-18 21:49:36 +00:00
|
|
|
CONFIG_PHY_AQUANTIA_FW_PART, CONFIG_PHY_AQUANTIA_FW_NAME);
|
|
|
|
ret = fs_set_blk_dev("mmc", CONFIG_PHY_AQUANTIA_FW_PART, FS_TYPE_ANY);
|
|
|
|
if (ret < 0)
|
|
|
|
goto cleanup;
|
|
|
|
|
|
|
|
ret = fs_size(CONFIG_PHY_AQUANTIA_FW_NAME, &length);
|
|
|
|
if (ret < 0)
|
|
|
|
goto cleanup;
|
|
|
|
|
|
|
|
addr = malloc(length);
|
|
|
|
if (!addr) {
|
|
|
|
ret = -ENOMEM;
|
|
|
|
goto cleanup;
|
|
|
|
}
|
|
|
|
|
|
|
|
ret = fs_set_blk_dev("mmc", CONFIG_PHY_AQUANTIA_FW_PART, FS_TYPE_ANY);
|
|
|
|
if (ret < 0)
|
|
|
|
goto cleanup;
|
|
|
|
|
|
|
|
ret = fs_read(CONFIG_PHY_AQUANTIA_FW_NAME, (ulong)addr, 0, length,
|
|
|
|
&read);
|
|
|
|
if (ret < 0)
|
|
|
|
goto cleanup;
|
|
|
|
|
|
|
|
*fw_addr = addr;
|
|
|
|
*fw_length = length;
|
2022-11-03 21:44:22 +00:00
|
|
|
debug("Found Aquantia microcode.\n");
|
2018-09-18 21:49:36 +00:00
|
|
|
|
|
|
|
cleanup:
|
|
|
|
if (ret < 0) {
|
|
|
|
printf("loading firmware file %s %s failed with error %d\n",
|
|
|
|
CONFIG_PHY_AQUANTIA_FW_PART,
|
|
|
|
CONFIG_PHY_AQUANTIA_FW_NAME, ret);
|
|
|
|
free(addr);
|
|
|
|
}
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* load data into the phy's memory */
|
|
|
|
static int aquantia_load_memory(struct phy_device *phydev, u32 addr,
|
|
|
|
const u8 *data, size_t len)
|
|
|
|
{
|
|
|
|
size_t pos;
|
|
|
|
u16 crc = 0, up_crc;
|
|
|
|
|
|
|
|
phy_write(phydev, MDIO_MMD_VEND1, MAILBOX_CONTROL, MAILBOX_RESET_CRC);
|
|
|
|
phy_write(phydev, MDIO_MMD_VEND1, MAILBOX_ADDR_MSW, addr >> 16);
|
|
|
|
phy_write(phydev, MDIO_MMD_VEND1, MAILBOX_ADDR_LSW, addr & 0xfffc);
|
|
|
|
|
|
|
|
for (pos = 0; pos < len; pos += min(sizeof(u32), len - pos)) {
|
|
|
|
u32 word = 0;
|
|
|
|
|
|
|
|
memcpy(&word, &data[pos], min(sizeof(u32), len - pos));
|
|
|
|
|
|
|
|
phy_write(phydev, MDIO_MMD_VEND1, MAILBOX_DATA_MSW,
|
|
|
|
(word >> 16));
|
|
|
|
phy_write(phydev, MDIO_MMD_VEND1, MAILBOX_DATA_LSW,
|
|
|
|
word & 0xffff);
|
|
|
|
|
|
|
|
phy_write(phydev, MDIO_MMD_VEND1, MAILBOX_CONTROL,
|
|
|
|
MAILBOX_EXECUTE | MAILBOX_WRITE);
|
|
|
|
|
|
|
|
/* keep a big endian CRC to match the phy processor */
|
|
|
|
word = cpu_to_be32(word);
|
|
|
|
crc = crc16_ccitt(crc, (u8 *)&word, sizeof(word));
|
|
|
|
}
|
|
|
|
|
|
|
|
up_crc = phy_read(phydev, MDIO_MMD_VEND1, MAILBOX_CRC);
|
|
|
|
if (crc != up_crc) {
|
|
|
|
printf("%s crc mismatch: calculated 0x%04hx phy 0x%04hx\n",
|
|
|
|
phydev->dev->name, crc, up_crc);
|
|
|
|
return -EINVAL;
|
|
|
|
}
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static u32 unpack_u24(const u8 *data)
|
|
|
|
{
|
|
|
|
return (data[2] << 16) + (data[1] << 8) + data[0];
|
|
|
|
}
|
|
|
|
|
|
|
|
static int aquantia_upload_firmware(struct phy_device *phydev)
|
|
|
|
{
|
|
|
|
int ret;
|
|
|
|
u8 *addr = NULL;
|
|
|
|
size_t fw_length = 0;
|
|
|
|
u16 calculated_crc, read_crc;
|
|
|
|
char version[VERSION_STRING_SIZE];
|
|
|
|
u32 primary_offset, iram_offset, iram_size, dram_offset, dram_size;
|
|
|
|
const struct fw_header *header;
|
|
|
|
|
|
|
|
ret = aquantia_read_fw(&addr, &fw_length);
|
|
|
|
if (ret != 0)
|
|
|
|
return ret;
|
|
|
|
|
|
|
|
read_crc = (addr[fw_length - 2] << 8) | addr[fw_length - 1];
|
|
|
|
calculated_crc = crc16_ccitt(0, addr, fw_length - 2);
|
|
|
|
if (read_crc != calculated_crc) {
|
|
|
|
printf("%s bad firmware crc: file 0x%04x calculated 0x%04x\n",
|
|
|
|
phydev->dev->name, read_crc, calculated_crc);
|
|
|
|
ret = -EINVAL;
|
|
|
|
goto done;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Find the DRAM and IRAM sections within the firmware file. */
|
|
|
|
primary_offset = ((addr[9] & 0xf) << 8 | addr[8]) << 12;
|
|
|
|
|
|
|
|
header = (struct fw_header *)&addr[primary_offset + HEADER_OFFSET];
|
|
|
|
|
|
|
|
iram_offset = primary_offset + unpack_u24(header->iram_offset);
|
|
|
|
iram_size = unpack_u24(header->iram_size);
|
|
|
|
|
|
|
|
dram_offset = primary_offset + unpack_u24(header->dram_offset);
|
|
|
|
dram_size = unpack_u24(header->dram_size);
|
|
|
|
|
|
|
|
debug("primary %d iram offset=%d size=%d dram offset=%d size=%d\n",
|
|
|
|
primary_offset, iram_offset, iram_size, dram_offset, dram_size);
|
|
|
|
|
|
|
|
strlcpy(version, (char *)&addr[dram_offset + VERSION_STRING_OFFSET],
|
|
|
|
VERSION_STRING_SIZE);
|
2022-11-03 21:44:22 +00:00
|
|
|
printf("%s loading firmware version '%s'\n", phydev->dev->name, version);
|
2018-09-18 21:49:36 +00:00
|
|
|
|
|
|
|
/* stall the microcprocessor */
|
|
|
|
phy_write(phydev, MDIO_MMD_VEND1, UP_CONTROL,
|
|
|
|
UP_RUN_STALL | UP_RUN_STALL_OVERRIDE);
|
|
|
|
|
|
|
|
debug("loading dram 0x%08x from offset=%d size=%d\n",
|
|
|
|
DRAM_BASE_ADDR, dram_offset, dram_size);
|
|
|
|
ret = aquantia_load_memory(phydev, DRAM_BASE_ADDR, &addr[dram_offset],
|
|
|
|
dram_size);
|
|
|
|
if (ret != 0)
|
|
|
|
goto done;
|
|
|
|
|
|
|
|
debug("loading iram 0x%08x from offset=%d size=%d\n",
|
|
|
|
IRAM_BASE_ADDR, iram_offset, iram_size);
|
|
|
|
ret = aquantia_load_memory(phydev, IRAM_BASE_ADDR, &addr[iram_offset],
|
|
|
|
iram_size);
|
|
|
|
if (ret != 0)
|
|
|
|
goto done;
|
|
|
|
|
|
|
|
/* make sure soft reset and low power mode are clear */
|
|
|
|
phy_write(phydev, MDIO_MMD_VEND1, GLOBAL_STANDARD_CONTROL, 0);
|
|
|
|
|
|
|
|
/* Release the microprocessor. UP_RESET must be held for 100 usec. */
|
|
|
|
phy_write(phydev, MDIO_MMD_VEND1, UP_CONTROL,
|
|
|
|
UP_RUN_STALL | UP_RUN_STALL_OVERRIDE | UP_RESET);
|
|
|
|
|
|
|
|
udelay(100);
|
|
|
|
|
|
|
|
phy_write(phydev, MDIO_MMD_VEND1, UP_CONTROL, UP_RUN_STALL_OVERRIDE);
|
|
|
|
|
2022-11-03 21:44:22 +00:00
|
|
|
printf("%s firmware loading done.\n", phydev->dev->name);
|
2018-09-18 21:49:36 +00:00
|
|
|
done:
|
|
|
|
free(addr);
|
|
|
|
return ret;
|
|
|
|
}
|
|
|
|
#else
|
|
|
|
static int aquantia_upload_firmware(struct phy_device *phydev)
|
|
|
|
{
|
2018-09-18 21:49:37 +00:00
|
|
|
printf("ERROR %s firmware loading disabled.\n", phydev->dev->name);
|
|
|
|
return -1;
|
2018-09-18 21:49:36 +00:00
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2019-11-14 16:28:32 +00:00
|
|
|
struct {
|
|
|
|
u16 syscfg;
|
|
|
|
int cnt;
|
|
|
|
u16 start_rate;
|
2022-04-06 22:33:02 +00:00
|
|
|
} aquantia_syscfg[PHY_INTERFACE_MODE_MAX] = {
|
2019-11-14 16:28:32 +00:00
|
|
|
[PHY_INTERFACE_MODE_SGMII] = {0x04b, AQUANTIA_VND1_GSYSCFG_1G,
|
|
|
|
AQUANTIA_VND1_GSTART_RATE_1G},
|
net: freescale: replace usage of phy-mode = "sgmii-2500" with "2500base-x"
After the discussion here:
https://lore.kernel.org/netdev/20210603143453.if7hgifupx5k433b@pali/
which resulted in this patch:
https://patchwork.kernel.org/project/netdevbpf/patch/20210704134325.24842-1-pali@kernel.org/
and many other discussions before it, notably:
https://patchwork.kernel.org/project/linux-arm-kernel/patch/1512016235-15909-1-git-send-email-Bhaskar.Upadhaya@nxp.com/
it became apparent that nobody really knows what "SGMII 2500" is.
Certainly, Freescale/NXP hardware engineers name this protocol
"SGMII 2500" in the reference manuals, but the PCS devices do not
support any "SGMII" specific features when operating at the speed of
2500 Mbps, no in-band autoneg and no speed change via symbol replication
. So that leaves a fixed speed of 2500 Mbps using a coding of 8b/10b
with a SERDES lane frequency of 3.125 GHz. In fact, "SGMII 2500 without
in-band autoneg and at a fixed speed" is indistinguishable from
"2500base-x without in-band autoneg", which is precisely what these NXP
devices support.
So it just appears that "SGMII 2500" is an unclear name with no clear
definition that stuck.
As such, in the Linux kernel, the drivers which use this SERDES protocol
use the 2500base-x phy-mode.
This patch converts U-Boot to use 2500base-x too, or at least, as much
as it can.
Note that I would have really liked to delete PHY_INTERFACE_MODE_SGMII_2500
completely, but the mvpp2 driver seems to even distinguish between SGMII
2500 and 2500base-X. Namely, it enables in-band autoneg for one but not
the other, and forces flow control for one but not the other. This goes
back to the idea that maybe 2500base-X is a fiber protocol and SGMII-2500
is an MII protocol (connects a MAC to a PHY such as Aquantia), but the
two are practically indistinguishable through everything except use case.
NXP devices can support both use cases through an identical configuration,
for example RX flow control can be unconditionally enabled in order to
support rate adaptation performed by an Aquantia PHY. At least I can
find no indication in online documents published by Cisco which would
point towards "SGMII-2500" being an actual standard with an actual
definition, so I cannot say "yes, NXP devices support it".
Signed-off-by: Vladimir Oltean <vladimir.oltean@nxp.com>
Reviewed-by: Ramon Fried <rfried.dev@gmail.com>
2021-09-18 12:32:35 +00:00
|
|
|
[PHY_INTERFACE_MODE_2500BASEX] = {0x144, AQUANTIA_VND1_GSYSCFG_2_5G,
|
2019-11-14 16:28:32 +00:00
|
|
|
AQUANTIA_VND1_GSTART_RATE_2_5G},
|
2021-09-18 12:32:34 +00:00
|
|
|
[PHY_INTERFACE_MODE_10GBASER] = {0x100, AQUANTIA_VND1_GSYSCFG_10G,
|
2019-11-14 16:28:32 +00:00
|
|
|
AQUANTIA_VND1_GSTART_RATE_10G},
|
|
|
|
[PHY_INTERFACE_MODE_USXGMII] = {0x080, AQUANTIA_VND1_GSYSCFG_10G,
|
|
|
|
AQUANTIA_VND1_GSTART_RATE_10G},
|
|
|
|
};
|
|
|
|
|
2019-12-04 13:32:15 +00:00
|
|
|
static int aquantia_set_proto(struct phy_device *phydev,
|
|
|
|
phy_interface_t interface)
|
2019-11-14 16:28:32 +00:00
|
|
|
{
|
|
|
|
int i;
|
|
|
|
|
2019-12-04 13:32:15 +00:00
|
|
|
if (!aquantia_syscfg[interface].cnt)
|
2019-11-14 16:28:32 +00:00
|
|
|
return 0;
|
|
|
|
|
|
|
|
/* set the default rate to enable the SI link */
|
|
|
|
phy_write(phydev, MDIO_MMD_VEND1, AQUANTIA_VND1_GSTART_RATE,
|
2019-12-04 13:32:15 +00:00
|
|
|
aquantia_syscfg[interface].start_rate);
|
2019-11-14 16:28:32 +00:00
|
|
|
|
|
|
|
/* set selected protocol for all relevant line side link speeds */
|
2019-12-04 13:32:15 +00:00
|
|
|
for (i = 0; i <= aquantia_syscfg[interface].cnt; i++)
|
2019-11-14 16:28:32 +00:00
|
|
|
phy_write(phydev, MDIO_MMD_VEND1,
|
|
|
|
AQUANTIA_VND1_GSYSCFG_BASE + i,
|
2019-12-04 13:32:15 +00:00
|
|
|
aquantia_syscfg[interface].syscfg);
|
2019-11-14 16:28:32 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2019-11-14 16:28:33 +00:00
|
|
|
static int aquantia_dts_config(struct phy_device *phydev)
|
|
|
|
{
|
|
|
|
ofnode node = phydev->node;
|
|
|
|
u32 prop;
|
|
|
|
u16 reg;
|
|
|
|
|
|
|
|
/* this code only works on gen2 and gen3 PHYs */
|
|
|
|
if (phydev->drv->data != AQUANTIA_GEN2 &&
|
|
|
|
phydev->drv->data != AQUANTIA_GEN3)
|
|
|
|
return -ENOTSUPP;
|
|
|
|
|
|
|
|
if (!ofnode_valid(node))
|
|
|
|
return 0;
|
|
|
|
|
|
|
|
if (!ofnode_read_u32(node, "mdi-reversal", &prop)) {
|
|
|
|
debug("mdi-reversal = %d\n", (int)prop);
|
|
|
|
reg = phy_read(phydev, MDIO_MMD_PMAPMD,
|
|
|
|
AQUANTIA_PMA_RX_VENDOR_P1);
|
|
|
|
reg &= ~AQUANTIA_PMA_RX_VENDOR_P1_MDI_MSK;
|
|
|
|
reg |= AQUANTIA_PMA_RX_VENDOR_P1_MDI_CFG;
|
|
|
|
reg |= prop ? AQUANTIA_PMA_RX_VENDOR_P1_MDI_REV : 0;
|
|
|
|
phy_write(phydev, MDIO_MMD_PMAPMD, AQUANTIA_PMA_RX_VENDOR_P1,
|
|
|
|
reg);
|
|
|
|
}
|
2019-11-14 16:28:34 +00:00
|
|
|
if (!ofnode_read_u32(node, "smb-addr", &prop)) {
|
|
|
|
debug("smb-addr = %x\n", (int)prop);
|
|
|
|
/*
|
|
|
|
* there are two addresses here, normally just one bus would
|
|
|
|
* be in use so we're setting both regs using the same DT
|
|
|
|
* property.
|
|
|
|
*/
|
|
|
|
phy_write(phydev, MDIO_MMD_VEND1, AQUANTIA_VND1_SMBUS0,
|
|
|
|
(u16)(prop << 1));
|
|
|
|
phy_write(phydev, MDIO_MMD_VEND1, AQUANTIA_VND1_SMBUS1,
|
|
|
|
(u16)(prop << 1));
|
|
|
|
}
|
2019-11-14 16:28:33 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2019-11-14 16:28:32 +00:00
|
|
|
static bool aquantia_link_is_up(struct phy_device *phydev)
|
|
|
|
{
|
|
|
|
u16 reg, regmask;
|
|
|
|
int devad, regnum;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* On Gen 2 and 3 we have a bit that indicates that both system and
|
|
|
|
* line side are ready for data, use that if possible.
|
|
|
|
*/
|
|
|
|
if (phydev->drv->data == AQUANTIA_GEN2 ||
|
|
|
|
phydev->drv->data == AQUANTIA_GEN3) {
|
|
|
|
devad = MDIO_MMD_PHYXS;
|
|
|
|
regnum = AQUANTIA_SYSTEM_INTERFACE_SR;
|
|
|
|
regmask = AQUANTIA_SYSTEM_INTERFACE_SR_READY;
|
|
|
|
} else {
|
|
|
|
devad = MDIO_MMD_AN;
|
|
|
|
regnum = MDIO_STAT1;
|
|
|
|
regmask = MDIO_AN_STAT1_COMPLETE;
|
|
|
|
}
|
|
|
|
/* the register should be latched, do a double read */
|
|
|
|
phy_read(phydev, devad, regnum);
|
|
|
|
reg = phy_read(phydev, devad, regnum);
|
|
|
|
|
|
|
|
return !!(reg & regmask);
|
|
|
|
}
|
|
|
|
|
2014-12-30 10:32:04 +00:00
|
|
|
int aquantia_config(struct phy_device *phydev)
|
|
|
|
{
|
2019-11-14 16:28:30 +00:00
|
|
|
int interface = phydev->interface;
|
2018-09-18 21:49:37 +00:00
|
|
|
u32 val, id, rstatus, fault;
|
2018-11-06 12:16:54 +00:00
|
|
|
u32 reg_val1 = 0;
|
2019-10-14 14:27:07 +00:00
|
|
|
int num_retries = 5;
|
2019-11-14 16:28:30 +00:00
|
|
|
int usx_an = 0;
|
2019-10-14 14:27:07 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* check if the system is out of reset and init sequence completed.
|
|
|
|
* chip-wide reset for gen1 quad phys takes longer
|
|
|
|
*/
|
|
|
|
while (--num_retries) {
|
|
|
|
rstatus = phy_read(phydev, MDIO_MMD_VEND1, GLOBAL_ALARM_1);
|
|
|
|
if (rstatus & SYSTEM_READY_BIT)
|
|
|
|
break;
|
|
|
|
mdelay(10);
|
|
|
|
}
|
2018-09-18 21:49:36 +00:00
|
|
|
|
2018-09-18 21:49:37 +00:00
|
|
|
id = phy_read(phydev, MDIO_MMD_VEND1, GLOBAL_FIRMWARE_ID);
|
|
|
|
rstatus = phy_read(phydev, MDIO_MMD_VEND1, GLOBAL_RSTATUS_1);
|
|
|
|
fault = phy_read(phydev, MDIO_MMD_VEND1, GLOBAL_FAULT);
|
|
|
|
|
|
|
|
if (id != 0)
|
2019-12-04 13:32:16 +00:00
|
|
|
debug("%s running firmware version %X.%X.%X\n",
|
|
|
|
phydev->dev->name, (id >> 8), id & 0xff,
|
|
|
|
(rstatus >> 4) & 0xf);
|
2018-09-18 21:49:37 +00:00
|
|
|
|
|
|
|
if (fault != 0)
|
|
|
|
printf("%s fault 0x%04x detected\n", phydev->dev->name, fault);
|
|
|
|
|
|
|
|
if (id == 0 || fault != 0) {
|
|
|
|
int ret;
|
|
|
|
|
|
|
|
ret = aquantia_upload_firmware(phydev);
|
|
|
|
if (ret != 0)
|
|
|
|
return ret;
|
|
|
|
}
|
2019-11-14 16:28:30 +00:00
|
|
|
/*
|
2021-09-18 12:32:34 +00:00
|
|
|
* for backward compatibility convert XGMII into either 10GBase-R or
|
|
|
|
* USXGMII based on FW config
|
2019-11-14 16:28:30 +00:00
|
|
|
*/
|
|
|
|
if (interface == PHY_INTERFACE_MODE_XGMII) {
|
2021-09-18 12:32:34 +00:00
|
|
|
debug("use 10GBase-R or USXGMII SI protos, XGMII is not valid\n");
|
2019-12-04 13:32:15 +00:00
|
|
|
|
2019-11-14 16:28:30 +00:00
|
|
|
reg_val1 = phy_read(phydev, MDIO_MMD_PHYXS,
|
|
|
|
AQUANTIA_SYSTEM_INTERFACE_SR);
|
|
|
|
if ((reg_val1 & AQUANTIA_SI_IN_USE_MASK) == AQUANTIA_SI_USXGMII)
|
|
|
|
interface = PHY_INTERFACE_MODE_USXGMII;
|
|
|
|
else
|
2021-09-18 12:32:34 +00:00
|
|
|
interface = PHY_INTERFACE_MODE_10GBASER;
|
2019-11-14 16:28:30 +00:00
|
|
|
}
|
2018-09-18 21:49:36 +00:00
|
|
|
|
2019-11-14 16:28:32 +00:00
|
|
|
/*
|
|
|
|
* if link is up already we can just use it, otherwise configure
|
|
|
|
* the protocols in the PHY. If link is down set the system
|
|
|
|
* interface protocol to use based on phydev->interface
|
|
|
|
*/
|
|
|
|
if (!aquantia_link_is_up(phydev) &&
|
|
|
|
(phydev->drv->data == AQUANTIA_GEN2 ||
|
|
|
|
phydev->drv->data == AQUANTIA_GEN3)) {
|
|
|
|
/* set PHY in low power mode so we can configure protocols */
|
|
|
|
phy_write(phydev, MDIO_MMD_VEND1, AQUANTIA_VND1_GLOBAL_SC,
|
|
|
|
AQUANTIA_VND1_GLOBAL_SC_LP);
|
|
|
|
mdelay(10);
|
|
|
|
|
|
|
|
/* configure protocol based on phydev->interface */
|
2019-12-04 13:32:15 +00:00
|
|
|
aquantia_set_proto(phydev, interface);
|
2019-11-14 16:28:33 +00:00
|
|
|
/* apply custom configuration based on DT */
|
|
|
|
aquantia_dts_config(phydev);
|
2019-11-14 16:28:32 +00:00
|
|
|
|
|
|
|
/* wake PHY back up */
|
|
|
|
phy_write(phydev, MDIO_MMD_VEND1, AQUANTIA_VND1_GLOBAL_SC, 0);
|
|
|
|
mdelay(10);
|
|
|
|
}
|
|
|
|
|
2018-09-18 21:49:36 +00:00
|
|
|
val = phy_read(phydev, MDIO_MMD_PMAPMD, MII_BMCR);
|
2014-12-30 10:32:04 +00:00
|
|
|
|
2019-11-14 16:28:30 +00:00
|
|
|
switch (interface) {
|
|
|
|
case PHY_INTERFACE_MODE_SGMII:
|
2014-12-30 10:32:04 +00:00
|
|
|
/* 1000BASE-T mode */
|
|
|
|
phydev->advertising = SUPPORTED_1000baseT_Full;
|
|
|
|
phydev->supported = phydev->advertising;
|
|
|
|
|
|
|
|
val = (val & ~AQUNTIA_SPEED_LSB_MASK) | AQUNTIA_SPEED_MSB_MASK;
|
|
|
|
phy_write(phydev, MDIO_MMD_PMAPMD, MII_BMCR, val);
|
2019-11-14 16:28:30 +00:00
|
|
|
break;
|
|
|
|
case PHY_INTERFACE_MODE_USXGMII:
|
|
|
|
usx_an = 1;
|
|
|
|
/* FALLTHROUGH */
|
2021-09-18 12:32:34 +00:00
|
|
|
case PHY_INTERFACE_MODE_10GBASER:
|
2014-12-30 10:32:04 +00:00
|
|
|
/* 10GBASE-T mode */
|
|
|
|
phydev->advertising = SUPPORTED_10000baseT_Full;
|
|
|
|
phydev->supported = phydev->advertising;
|
|
|
|
|
|
|
|
if (!(val & AQUNTIA_SPEED_LSB_MASK) ||
|
|
|
|
!(val & AQUNTIA_SPEED_MSB_MASK))
|
|
|
|
phy_write(phydev, MDIO_MMD_PMAPMD, MII_BMCR,
|
|
|
|
AQUNTIA_SPEED_LSB_MASK |
|
|
|
|
AQUNTIA_SPEED_MSB_MASK);
|
2018-10-30 09:54:46 +00:00
|
|
|
|
|
|
|
/* If SI is USXGMII then start USXGMII autoneg */
|
2019-11-14 16:28:30 +00:00
|
|
|
reg_val1 = phy_read(phydev, MDIO_MMD_PHYXS,
|
|
|
|
AQUANTIA_VENDOR_PROVISIONING_REG);
|
2019-02-13 09:14:53 +00:00
|
|
|
|
2019-11-14 16:28:30 +00:00
|
|
|
if (usx_an) {
|
2019-02-13 09:14:53 +00:00
|
|
|
reg_val1 |= AQUANTIA_USX_AUTONEG_CONTROL_ENA;
|
2019-12-04 13:32:16 +00:00
|
|
|
debug("%s: system interface USXGMII\n",
|
|
|
|
phydev->dev->name);
|
2018-11-06 12:16:54 +00:00
|
|
|
} else {
|
2019-11-14 16:28:30 +00:00
|
|
|
reg_val1 &= ~AQUANTIA_USX_AUTONEG_CONTROL_ENA;
|
2021-09-18 12:32:34 +00:00
|
|
|
debug("%s: system interface 10GBase-R\n",
|
2019-12-04 13:32:16 +00:00
|
|
|
phydev->dev->name);
|
2018-10-30 09:54:46 +00:00
|
|
|
}
|
|
|
|
|
2019-11-14 16:28:30 +00:00
|
|
|
phy_write(phydev, MDIO_MMD_PHYXS,
|
|
|
|
AQUANTIA_VENDOR_PROVISIONING_REG, reg_val1);
|
|
|
|
break;
|
net: freescale: replace usage of phy-mode = "sgmii-2500" with "2500base-x"
After the discussion here:
https://lore.kernel.org/netdev/20210603143453.if7hgifupx5k433b@pali/
which resulted in this patch:
https://patchwork.kernel.org/project/netdevbpf/patch/20210704134325.24842-1-pali@kernel.org/
and many other discussions before it, notably:
https://patchwork.kernel.org/project/linux-arm-kernel/patch/1512016235-15909-1-git-send-email-Bhaskar.Upadhaya@nxp.com/
it became apparent that nobody really knows what "SGMII 2500" is.
Certainly, Freescale/NXP hardware engineers name this protocol
"SGMII 2500" in the reference manuals, but the PCS devices do not
support any "SGMII" specific features when operating at the speed of
2500 Mbps, no in-band autoneg and no speed change via symbol replication
. So that leaves a fixed speed of 2500 Mbps using a coding of 8b/10b
with a SERDES lane frequency of 3.125 GHz. In fact, "SGMII 2500 without
in-band autoneg and at a fixed speed" is indistinguishable from
"2500base-x without in-band autoneg", which is precisely what these NXP
devices support.
So it just appears that "SGMII 2500" is an unclear name with no clear
definition that stuck.
As such, in the Linux kernel, the drivers which use this SERDES protocol
use the 2500base-x phy-mode.
This patch converts U-Boot to use 2500base-x too, or at least, as much
as it can.
Note that I would have really liked to delete PHY_INTERFACE_MODE_SGMII_2500
completely, but the mvpp2 driver seems to even distinguish between SGMII
2500 and 2500base-X. Namely, it enables in-band autoneg for one but not
the other, and forces flow control for one but not the other. This goes
back to the idea that maybe 2500base-X is a fiber protocol and SGMII-2500
is an MII protocol (connects a MAC to a PHY such as Aquantia), but the
two are practically indistinguishable through everything except use case.
NXP devices can support both use cases through an identical configuration,
for example RX flow control can be unconditionally enabled in order to
support rate adaptation performed by an Aquantia PHY. At least I can
find no indication in online documents published by Cisco which would
point towards "SGMII-2500" being an actual standard with an actual
definition, so I cannot say "yes, NXP devices support it".
Signed-off-by: Vladimir Oltean <vladimir.oltean@nxp.com>
Reviewed-by: Ramon Fried <rfried.dev@gmail.com>
2021-09-18 12:32:35 +00:00
|
|
|
case PHY_INTERFACE_MODE_2500BASEX:
|
2014-12-30 10:32:04 +00:00
|
|
|
/* 2.5GBASE-T mode */
|
|
|
|
phydev->advertising = SUPPORTED_1000baseT_Full;
|
|
|
|
phydev->supported = phydev->advertising;
|
|
|
|
|
|
|
|
phy_write(phydev, MDIO_MMD_AN, AQUNTIA_10G_CTL, 1);
|
|
|
|
phy_write(phydev, MDIO_MMD_AN, AQUNTIA_VENDOR_P1, 0x9440);
|
2019-11-14 16:28:30 +00:00
|
|
|
break;
|
|
|
|
case PHY_INTERFACE_MODE_MII:
|
2014-12-30 10:32:04 +00:00
|
|
|
/* 100BASE-TX mode */
|
|
|
|
phydev->advertising = SUPPORTED_100baseT_Full;
|
|
|
|
phydev->supported = phydev->advertising;
|
|
|
|
|
|
|
|
val = (val & ~AQUNTIA_SPEED_MSB_MASK) | AQUNTIA_SPEED_LSB_MASK;
|
|
|
|
phy_write(phydev, MDIO_MMD_PMAPMD, MII_BMCR, val);
|
2019-11-14 16:28:30 +00:00
|
|
|
break;
|
|
|
|
};
|
2018-11-06 12:16:54 +00:00
|
|
|
|
|
|
|
val = phy_read(phydev, MDIO_MMD_VEND1, AQUANTIA_RESERVED_STATUS);
|
|
|
|
reg_val1 = phy_read(phydev, MDIO_MMD_VEND1, AQUANTIA_FIRMWARE_ID);
|
|
|
|
|
2019-12-04 13:32:16 +00:00
|
|
|
debug("%s: %s Firmware Version %x.%x.%x\n", phydev->dev->name,
|
|
|
|
phydev->drv->name,
|
|
|
|
(reg_val1 & AQUANTIA_FIRMWARE_MAJOR_MASK) >> 8,
|
|
|
|
reg_val1 & AQUANTIA_FIRMWARE_MINOR_MASK,
|
|
|
|
(val & AQUANTIA_FIRMWARE_BUILD_MASK) >> 4);
|
2018-11-06 12:16:54 +00:00
|
|
|
|
2014-12-30 10:32:04 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
int aquantia_startup(struct phy_device *phydev)
|
|
|
|
{
|
2021-07-21 16:13:11 +00:00
|
|
|
u32 speed;
|
2014-12-30 10:32:04 +00:00
|
|
|
int i = 0;
|
2021-07-21 16:13:11 +00:00
|
|
|
int reg;
|
2014-12-30 10:32:04 +00:00
|
|
|
|
|
|
|
phydev->duplex = DUPLEX_FULL;
|
|
|
|
|
|
|
|
/* if the AN is still in progress, wait till timeout. */
|
2019-11-14 16:28:35 +00:00
|
|
|
if (!aquantia_link_is_up(phydev)) {
|
2014-12-30 10:32:04 +00:00
|
|
|
printf("%s Waiting for PHY auto negotiation to complete",
|
|
|
|
phydev->dev->name);
|
|
|
|
do {
|
|
|
|
udelay(1000);
|
|
|
|
if ((i++ % 500) == 0)
|
|
|
|
printf(".");
|
2019-11-14 16:28:35 +00:00
|
|
|
} while (!aquantia_link_is_up(phydev) &&
|
2014-12-30 10:32:04 +00:00
|
|
|
i < (4 * PHY_ANEG_TIMEOUT));
|
|
|
|
|
|
|
|
if (i > PHY_ANEG_TIMEOUT)
|
|
|
|
printf(" TIMEOUT !\n");
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Read twice because link state is latched and a
|
|
|
|
* read moves the current state into the register */
|
|
|
|
phy_read(phydev, MDIO_MMD_AN, MDIO_STAT1);
|
|
|
|
reg = phy_read(phydev, MDIO_MMD_AN, MDIO_STAT1);
|
|
|
|
if (reg < 0 || !(reg & MDIO_STAT1_LSTATUS))
|
|
|
|
phydev->link = 0;
|
|
|
|
else
|
|
|
|
phydev->link = 1;
|
|
|
|
|
|
|
|
speed = phy_read(phydev, MDIO_MMD_PMAPMD, MII_BMCR);
|
|
|
|
if (speed & AQUNTIA_SPEED_MSB_MASK) {
|
|
|
|
if (speed & AQUNTIA_SPEED_LSB_MASK)
|
|
|
|
phydev->speed = SPEED_10000;
|
|
|
|
else
|
|
|
|
phydev->speed = SPEED_1000;
|
|
|
|
} else {
|
|
|
|
if (speed & AQUNTIA_SPEED_LSB_MASK)
|
|
|
|
phydev->speed = SPEED_100;
|
|
|
|
else
|
|
|
|
phydev->speed = SPEED_10;
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2023-03-19 17:02:44 +00:00
|
|
|
U_BOOT_PHY_DRIVER(aq1202) = {
|
2014-12-30 10:32:04 +00:00
|
|
|
.name = "Aquantia AQ1202",
|
|
|
|
.uid = 0x3a1b445,
|
|
|
|
.mask = 0xfffffff0,
|
|
|
|
.features = PHY_10G_FEATURES,
|
|
|
|
.mmds = (MDIO_MMD_PMAPMD | MDIO_MMD_PCS|
|
|
|
|
MDIO_MMD_PHYXS | MDIO_MMD_AN |
|
|
|
|
MDIO_MMD_VEND1),
|
|
|
|
.config = &aquantia_config,
|
|
|
|
.startup = &aquantia_startup,
|
|
|
|
.shutdown = &gen10g_shutdown,
|
|
|
|
};
|
|
|
|
|
2023-03-19 17:02:44 +00:00
|
|
|
U_BOOT_PHY_DRIVER(aq2104) = {
|
2014-12-30 10:32:04 +00:00
|
|
|
.name = "Aquantia AQ2104",
|
|
|
|
.uid = 0x3a1b460,
|
|
|
|
.mask = 0xfffffff0,
|
|
|
|
.features = PHY_10G_FEATURES,
|
|
|
|
.mmds = (MDIO_MMD_PMAPMD | MDIO_MMD_PCS|
|
|
|
|
MDIO_MMD_PHYXS | MDIO_MMD_AN |
|
|
|
|
MDIO_MMD_VEND1),
|
|
|
|
.config = &aquantia_config,
|
|
|
|
.startup = &aquantia_startup,
|
|
|
|
.shutdown = &gen10g_shutdown,
|
|
|
|
};
|
|
|
|
|
2023-03-19 17:02:44 +00:00
|
|
|
U_BOOT_PHY_DRIVER(aqr105) = {
|
2014-12-30 10:32:04 +00:00
|
|
|
.name = "Aquantia AQR105",
|
|
|
|
.uid = 0x3a1b4a2,
|
|
|
|
.mask = 0xfffffff0,
|
|
|
|
.features = PHY_10G_FEATURES,
|
|
|
|
.mmds = (MDIO_MMD_PMAPMD | MDIO_MMD_PCS|
|
|
|
|
MDIO_MMD_PHYXS | MDIO_MMD_AN |
|
|
|
|
MDIO_MMD_VEND1),
|
|
|
|
.config = &aquantia_config,
|
|
|
|
.startup = &aquantia_startup,
|
|
|
|
.shutdown = &gen10g_shutdown,
|
2019-11-14 16:28:31 +00:00
|
|
|
.data = AQUANTIA_GEN1,
|
2014-12-30 10:32:04 +00:00
|
|
|
};
|
2015-11-10 11:16:33 +00:00
|
|
|
|
2023-03-19 17:02:44 +00:00
|
|
|
U_BOOT_PHY_DRIVER(aqr106) = {
|
2016-07-01 11:03:23 +00:00
|
|
|
.name = "Aquantia AQR106",
|
|
|
|
.uid = 0x3a1b4d0,
|
|
|
|
.mask = 0xfffffff0,
|
|
|
|
.features = PHY_10G_FEATURES,
|
|
|
|
.mmds = (MDIO_MMD_PMAPMD | MDIO_MMD_PCS|
|
|
|
|
MDIO_MMD_PHYXS | MDIO_MMD_AN |
|
|
|
|
MDIO_MMD_VEND1),
|
|
|
|
.config = &aquantia_config,
|
|
|
|
.startup = &aquantia_startup,
|
|
|
|
.shutdown = &gen10g_shutdown,
|
|
|
|
};
|
|
|
|
|
2023-03-19 17:02:44 +00:00
|
|
|
U_BOOT_PHY_DRIVER(aqr107) = {
|
2016-07-01 11:03:23 +00:00
|
|
|
.name = "Aquantia AQR107",
|
|
|
|
.uid = 0x3a1b4e0,
|
|
|
|
.mask = 0xfffffff0,
|
|
|
|
.features = PHY_10G_FEATURES,
|
|
|
|
.mmds = (MDIO_MMD_PMAPMD | MDIO_MMD_PCS|
|
|
|
|
MDIO_MMD_PHYXS | MDIO_MMD_AN |
|
|
|
|
MDIO_MMD_VEND1),
|
|
|
|
.config = &aquantia_config,
|
|
|
|
.startup = &aquantia_startup,
|
|
|
|
.shutdown = &gen10g_shutdown,
|
2019-11-14 16:28:31 +00:00
|
|
|
.data = AQUANTIA_GEN2,
|
2016-07-01 11:03:23 +00:00
|
|
|
};
|
|
|
|
|
2023-03-19 17:02:44 +00:00
|
|
|
U_BOOT_PHY_DRIVER(aqr112) = {
|
2019-06-19 12:53:43 +00:00
|
|
|
.name = "Aquantia AQR112",
|
|
|
|
.uid = 0x3a1b660,
|
|
|
|
.mask = 0xfffffff0,
|
|
|
|
.features = PHY_10G_FEATURES,
|
|
|
|
.mmds = (MDIO_MMD_PMAPMD | MDIO_MMD_PCS |
|
|
|
|
MDIO_MMD_PHYXS | MDIO_MMD_AN |
|
|
|
|
MDIO_MMD_VEND1),
|
|
|
|
.config = &aquantia_config,
|
|
|
|
.startup = &aquantia_startup,
|
|
|
|
.shutdown = &gen10g_shutdown,
|
2019-11-14 16:28:31 +00:00
|
|
|
.data = AQUANTIA_GEN3,
|
2019-06-19 12:53:43 +00:00
|
|
|
};
|
|
|
|
|
2023-03-19 17:02:44 +00:00
|
|
|
U_BOOT_PHY_DRIVER(aqr113c) = {
|
2020-09-10 10:23:39 +00:00
|
|
|
.name = "Aquantia AQR113C",
|
|
|
|
.uid = 0x31c31c12,
|
|
|
|
.mask = 0xfffffff0,
|
|
|
|
.features = PHY_10G_FEATURES,
|
|
|
|
.mmds = (MDIO_MMD_PMAPMD | MDIO_MMD_PCS |
|
|
|
|
MDIO_MMD_PHYXS | MDIO_MMD_AN |
|
|
|
|
MDIO_MMD_VEND1),
|
|
|
|
.config = &aquantia_config,
|
|
|
|
.startup = &aquantia_startup,
|
|
|
|
.shutdown = &gen10g_shutdown,
|
|
|
|
.data = AQUANTIA_GEN3,
|
|
|
|
};
|
|
|
|
|
2023-03-19 17:02:44 +00:00
|
|
|
U_BOOT_PHY_DRIVER(aqr405) = {
|
2015-11-10 11:16:33 +00:00
|
|
|
.name = "Aquantia AQR405",
|
|
|
|
.uid = 0x3a1b4b2,
|
|
|
|
.mask = 0xfffffff0,
|
|
|
|
.features = PHY_10G_FEATURES,
|
|
|
|
.mmds = (MDIO_MMD_PMAPMD | MDIO_MMD_PCS|
|
|
|
|
MDIO_MMD_PHYXS | MDIO_MMD_AN |
|
|
|
|
MDIO_MMD_VEND1),
|
|
|
|
.config = &aquantia_config,
|
|
|
|
.startup = &aquantia_startup,
|
|
|
|
.shutdown = &gen10g_shutdown,
|
2019-11-14 16:28:31 +00:00
|
|
|
.data = AQUANTIA_GEN1,
|
2015-11-10 11:16:33 +00:00
|
|
|
};
|
|
|
|
|
2023-03-19 17:02:44 +00:00
|
|
|
U_BOOT_PHY_DRIVER(aqr412) = {
|
2019-06-19 12:53:43 +00:00
|
|
|
.name = "Aquantia AQR412",
|
|
|
|
.uid = 0x3a1b710,
|
|
|
|
.mask = 0xfffffff0,
|
|
|
|
.features = PHY_10G_FEATURES,
|
|
|
|
.mmds = (MDIO_MMD_PMAPMD | MDIO_MMD_PCS |
|
|
|
|
MDIO_MMD_PHYXS | MDIO_MMD_AN |
|
|
|
|
MDIO_MMD_VEND1),
|
|
|
|
.config = &aquantia_config,
|
|
|
|
.startup = &aquantia_startup,
|
|
|
|
.shutdown = &gen10g_shutdown,
|
2019-11-14 16:28:31 +00:00
|
|
|
.data = AQUANTIA_GEN3,
|
2019-06-19 12:53:43 +00:00
|
|
|
};
|