2018-05-06 21:58:06 +00:00
|
|
|
// SPDX-License-Identifier: GPL-2.0+
|
2015-03-21 02:28:24 +00:00
|
|
|
/*
|
|
|
|
* Copyright 2015 Freescale Semiconductor
|
2018-06-18 12:25:05 +00:00
|
|
|
* Copyright 2017 NXP
|
2015-03-21 02:28:24 +00:00
|
|
|
*/
|
|
|
|
#include <common.h>
|
2019-08-01 15:46:51 +00:00
|
|
|
#include <env.h>
|
2020-05-10 17:40:02 +00:00
|
|
|
#include <init.h>
|
2015-03-21 02:28:24 +00:00
|
|
|
#include <malloc.h>
|
|
|
|
#include <errno.h>
|
|
|
|
#include <netdev.h>
|
|
|
|
#include <fsl_ifc.h>
|
|
|
|
#include <fsl_ddr.h>
|
2020-10-31 03:38:53 +00:00
|
|
|
#include <asm/global_data.h>
|
2015-03-21 02:28:24 +00:00
|
|
|
#include <asm/io.h>
|
2015-05-28 09:23:55 +00:00
|
|
|
#include <hwconfig.h>
|
2015-03-21 02:28:24 +00:00
|
|
|
#include <fdt_support.h>
|
2018-03-04 16:20:11 +00:00
|
|
|
#include <linux/libfdt.h>
|
2015-03-21 02:28:24 +00:00
|
|
|
#include <fsl-mc/fsl_mc.h>
|
2019-08-02 15:44:25 +00:00
|
|
|
#include <env_internal.h>
|
2016-11-17 00:02:59 +00:00
|
|
|
#include <efi_loader.h>
|
2015-03-21 02:28:24 +00:00
|
|
|
#include <i2c.h>
|
2017-03-06 17:02:34 +00:00
|
|
|
#include <asm/arch/mmu.h>
|
2015-10-26 11:47:50 +00:00
|
|
|
#include <asm/arch/soc.h>
|
2017-03-07 05:51:03 +00:00
|
|
|
#include <asm/arch/ppa.h>
|
2016-03-23 10:54:35 +00:00
|
|
|
#include <fsl_sec.h>
|
2019-10-18 09:01:54 +00:00
|
|
|
#include <asm/arch-fsl-layerscape/fsl_icid.h>
|
2021-06-22 23:42:02 +00:00
|
|
|
#include "../common/i2c_mux.h"
|
2015-03-21 02:28:24 +00:00
|
|
|
|
2017-04-28 05:11:34 +00:00
|
|
|
#ifdef CONFIG_FSL_QIXIS
|
2015-03-21 02:28:24 +00:00
|
|
|
#include "../common/qixis.h"
|
2015-11-09 11:12:07 +00:00
|
|
|
#include "ls2080ardb_qixis.h"
|
2017-04-28 05:11:34 +00:00
|
|
|
#endif
|
2016-03-23 11:34:38 +00:00
|
|
|
#include "../common/vid.h"
|
2015-03-21 02:28:24 +00:00
|
|
|
|
2015-05-28 09:23:55 +00:00
|
|
|
#define PIN_MUX_SEL_SDHC 0x00
|
2015-06-26 11:58:24 +00:00
|
|
|
#define PIN_MUX_SEL_DSPI 0x0a
|
2015-05-28 09:23:55 +00:00
|
|
|
|
|
|
|
#define SET_SDHC_MUX_SEL(reg, value) ((reg & 0xf0) | value)
|
2015-03-21 02:28:24 +00:00
|
|
|
DECLARE_GLOBAL_DATA_PTR;
|
|
|
|
|
2015-05-28 09:23:55 +00:00
|
|
|
enum {
|
|
|
|
MUX_TYPE_SDHC,
|
2015-06-26 11:58:24 +00:00
|
|
|
MUX_TYPE_DSPI,
|
2015-05-28 09:23:55 +00:00
|
|
|
};
|
|
|
|
|
2021-02-08 10:11:29 +00:00
|
|
|
#ifdef CONFIG_VID
|
|
|
|
u16 soc_get_fuse_vid(int vid_index)
|
|
|
|
{
|
|
|
|
static const u16 vdd[32] = {
|
|
|
|
10500,
|
|
|
|
0, /* reserved */
|
|
|
|
9750,
|
|
|
|
0, /* reserved */
|
|
|
|
9500,
|
|
|
|
0, /* reserved */
|
|
|
|
0, /* reserved */
|
|
|
|
0, /* reserved */
|
|
|
|
9000, /* reserved */
|
|
|
|
0, /* reserved */
|
|
|
|
0, /* reserved */
|
|
|
|
0, /* reserved */
|
|
|
|
0, /* reserved */
|
|
|
|
0, /* reserved */
|
|
|
|
0, /* reserved */
|
|
|
|
0, /* reserved */
|
|
|
|
10000, /* 1.0000V */
|
|
|
|
0, /* reserved */
|
|
|
|
10250,
|
|
|
|
0, /* reserved */
|
|
|
|
10500,
|
|
|
|
0, /* reserved */
|
|
|
|
0, /* reserved */
|
|
|
|
0, /* reserved */
|
|
|
|
0, /* reserved */
|
|
|
|
0, /* reserved */
|
|
|
|
0, /* reserved */
|
|
|
|
0, /* reserved */
|
|
|
|
0, /* reserved */
|
|
|
|
0, /* reserved */
|
|
|
|
0, /* reserved */
|
|
|
|
0, /* reserved */
|
|
|
|
};
|
|
|
|
|
|
|
|
return vdd[vid_index];
|
|
|
|
};
|
|
|
|
#endif
|
|
|
|
|
2015-03-21 02:28:24 +00:00
|
|
|
unsigned long long get_qixis_addr(void)
|
|
|
|
{
|
|
|
|
unsigned long long addr;
|
|
|
|
|
|
|
|
if (gd->flags & GD_FLG_RELOC)
|
|
|
|
addr = QIXIS_BASE_PHYS;
|
|
|
|
else
|
|
|
|
addr = QIXIS_BASE_PHYS_EARLY;
|
|
|
|
|
|
|
|
/*
|
|
|
|
* IFC address under 256MB is mapped to 0x30000000, any address above
|
|
|
|
* is mapped to 0x5_10000000 up to 4GB.
|
|
|
|
*/
|
|
|
|
addr = addr > 0x10000000 ? addr + 0x500000000ULL : addr + 0x30000000;
|
|
|
|
|
|
|
|
return addr;
|
|
|
|
}
|
|
|
|
|
|
|
|
int checkboard(void)
|
|
|
|
{
|
2017-04-28 05:11:34 +00:00
|
|
|
#ifdef CONFIG_FSL_QIXIS
|
2015-03-21 02:28:24 +00:00
|
|
|
u8 sw;
|
2017-04-28 05:11:34 +00:00
|
|
|
#endif
|
2015-05-28 09:24:07 +00:00
|
|
|
char buf[15];
|
|
|
|
|
|
|
|
cpu_name(buf);
|
|
|
|
printf("Board: %s-RDB, ", buf);
|
2015-03-21 02:28:24 +00:00
|
|
|
|
2017-04-27 09:38:07 +00:00
|
|
|
#ifdef CONFIG_TARGET_LS2081ARDB
|
|
|
|
#ifdef CONFIG_FSL_QIXIS
|
|
|
|
sw = QIXIS_READ(arch);
|
|
|
|
printf("Board version: %c, ", (sw & 0xf) + 'A');
|
|
|
|
|
|
|
|
sw = QIXIS_READ(brdcfg[0]);
|
2018-01-08 06:50:42 +00:00
|
|
|
sw = (sw >> QIXIS_QMAP_SHIFT) & QIXIS_QMAP_MASK;
|
2017-04-27 09:38:07 +00:00
|
|
|
switch (sw) {
|
|
|
|
case 0:
|
|
|
|
puts("boot from QSPI DEV#0\n");
|
|
|
|
puts("QSPI_CSA_1 mapped to QSPI DEV#1\n");
|
|
|
|
break;
|
|
|
|
case 1:
|
|
|
|
puts("boot from QSPI DEV#1\n");
|
|
|
|
puts("QSPI_CSA_1 mapped to QSPI DEV#0\n");
|
|
|
|
break;
|
|
|
|
case 2:
|
|
|
|
puts("boot from QSPI EMU\n");
|
|
|
|
puts("QSPI_CSA_1 mapped to QSPI DEV#0\n");
|
|
|
|
break;
|
|
|
|
case 3:
|
|
|
|
puts("boot from QSPI EMU\n");
|
|
|
|
puts("QSPI_CSA_1 mapped to QSPI DEV#1\n");
|
|
|
|
break;
|
|
|
|
case 4:
|
|
|
|
puts("boot from QSPI DEV#0\n");
|
|
|
|
puts("QSPI_CSA_1 mapped to QSPI EMU\n");
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
printf("invalid setting of SW%u\n", sw);
|
|
|
|
break;
|
|
|
|
}
|
2018-01-08 07:29:31 +00:00
|
|
|
printf("FPGA: v%d.%d\n", QIXIS_READ(scver), QIXIS_READ(tagdata));
|
2017-04-27 09:38:07 +00:00
|
|
|
#endif
|
|
|
|
puts("SERDES1 Reference : ");
|
|
|
|
printf("Clock1 = 100MHz ");
|
|
|
|
printf("Clock2 = 161.13MHz");
|
|
|
|
#else
|
2017-04-28 05:11:34 +00:00
|
|
|
#ifdef CONFIG_FSL_QIXIS
|
2015-03-21 02:28:24 +00:00
|
|
|
sw = QIXIS_READ(arch);
|
|
|
|
printf("Board Arch: V%d, ", sw >> 4);
|
2015-05-28 09:24:04 +00:00
|
|
|
printf("Board version: %c, boot from ", (sw & 0xf) + 'A');
|
2015-03-21 02:28:24 +00:00
|
|
|
|
|
|
|
sw = QIXIS_READ(brdcfg[0]);
|
|
|
|
sw = (sw & QIXIS_LBMAP_MASK) >> QIXIS_LBMAP_SHIFT;
|
|
|
|
|
|
|
|
if (sw < 0x8)
|
|
|
|
printf("vBank: %d\n", sw);
|
|
|
|
else if (sw == 0x9)
|
|
|
|
puts("NAND\n");
|
|
|
|
else
|
|
|
|
printf("invalid setting of SW%u\n", QIXIS_LBMAP_SWITCH);
|
|
|
|
|
|
|
|
printf("FPGA: v%d.%d\n", QIXIS_READ(scver), QIXIS_READ(tagdata));
|
2017-04-28 05:11:34 +00:00
|
|
|
#endif
|
2015-03-21 02:28:24 +00:00
|
|
|
puts("SERDES1 Reference : ");
|
|
|
|
printf("Clock1 = 156.25MHz ");
|
|
|
|
printf("Clock2 = 156.25MHz");
|
2017-04-27 09:38:07 +00:00
|
|
|
#endif
|
2015-03-21 02:28:24 +00:00
|
|
|
|
|
|
|
puts("\nSERDES2 Reference : ");
|
|
|
|
printf("Clock1 = 100MHz ");
|
|
|
|
printf("Clock2 = 100MHz\n");
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
unsigned long get_board_sys_clk(void)
|
|
|
|
{
|
2017-04-28 05:11:34 +00:00
|
|
|
#ifdef CONFIG_FSL_QIXIS
|
2015-03-21 02:28:24 +00:00
|
|
|
u8 sysclk_conf = QIXIS_READ(brdcfg[1]);
|
|
|
|
|
|
|
|
switch (sysclk_conf & 0x0F) {
|
|
|
|
case QIXIS_SYSCLK_83:
|
|
|
|
return 83333333;
|
|
|
|
case QIXIS_SYSCLK_100:
|
|
|
|
return 100000000;
|
|
|
|
case QIXIS_SYSCLK_125:
|
|
|
|
return 125000000;
|
|
|
|
case QIXIS_SYSCLK_133:
|
|
|
|
return 133333333;
|
|
|
|
case QIXIS_SYSCLK_150:
|
|
|
|
return 150000000;
|
|
|
|
case QIXIS_SYSCLK_160:
|
|
|
|
return 160000000;
|
|
|
|
case QIXIS_SYSCLK_166:
|
|
|
|
return 166666666;
|
|
|
|
}
|
2017-04-28 05:11:34 +00:00
|
|
|
#endif
|
|
|
|
return 100000000;
|
2015-03-21 02:28:24 +00:00
|
|
|
}
|
|
|
|
|
2016-03-23 11:34:38 +00:00
|
|
|
int i2c_multiplexer_select_vid_channel(u8 channel)
|
|
|
|
{
|
2021-06-22 23:42:02 +00:00
|
|
|
return select_i2c_ch_pca9547(channel, 0);
|
2016-03-23 11:34:38 +00:00
|
|
|
}
|
|
|
|
|
2015-05-28 09:23:55 +00:00
|
|
|
int config_board_mux(int ctrl_type)
|
|
|
|
{
|
2017-04-28 05:11:34 +00:00
|
|
|
#ifdef CONFIG_FSL_QIXIS
|
2015-05-28 09:23:55 +00:00
|
|
|
u8 reg5;
|
|
|
|
|
|
|
|
reg5 = QIXIS_READ(brdcfg[5]);
|
|
|
|
|
|
|
|
switch (ctrl_type) {
|
|
|
|
case MUX_TYPE_SDHC:
|
|
|
|
reg5 = SET_SDHC_MUX_SEL(reg5, PIN_MUX_SEL_SDHC);
|
|
|
|
break;
|
2015-06-26 11:58:24 +00:00
|
|
|
case MUX_TYPE_DSPI:
|
|
|
|
reg5 = SET_SDHC_MUX_SEL(reg5, PIN_MUX_SEL_DSPI);
|
|
|
|
break;
|
2015-05-28 09:23:55 +00:00
|
|
|
default:
|
|
|
|
printf("Wrong mux interface type\n");
|
|
|
|
return -1;
|
|
|
|
}
|
|
|
|
|
|
|
|
QIXIS_WRITE(brdcfg[5], reg5);
|
2017-04-28 05:11:34 +00:00
|
|
|
#endif
|
2015-05-28 09:23:55 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2015-06-26 11:58:24 +00:00
|
|
|
int board_init(void)
|
|
|
|
{
|
2016-05-26 20:59:03 +00:00
|
|
|
#ifdef CONFIG_FSL_MC_ENET
|
2016-01-28 07:38:15 +00:00
|
|
|
u32 __iomem *irq_ccsr = (u32 __iomem *)ISC_BASE;
|
2016-05-26 20:59:03 +00:00
|
|
|
#endif
|
2015-06-26 11:58:24 +00:00
|
|
|
|
|
|
|
init_final_memctl_regs();
|
|
|
|
|
|
|
|
#ifdef CONFIG_ENV_IS_NOWHERE
|
|
|
|
gd->env_addr = (ulong)&default_environment[0];
|
|
|
|
#endif
|
2021-06-22 23:42:02 +00:00
|
|
|
select_i2c_ch_pca9547(I2C_MUX_CH_DEFAULT, 0);
|
2015-06-26 11:58:24 +00:00
|
|
|
|
2017-04-28 05:11:34 +00:00
|
|
|
#ifdef CONFIG_FSL_QIXIS
|
2015-06-26 11:58:24 +00:00
|
|
|
QIXIS_WRITE(rst_ctl, QIXIS_RST_CTL_RESET_EN);
|
2017-04-28 05:11:34 +00:00
|
|
|
#endif
|
2017-08-16 11:13:29 +00:00
|
|
|
|
|
|
|
#ifdef CONFIG_FSL_CAAM
|
|
|
|
sec_init();
|
|
|
|
#endif
|
2017-03-07 05:51:03 +00:00
|
|
|
#ifdef CONFIG_FSL_LS_PPA
|
|
|
|
ppa_init();
|
|
|
|
#endif
|
|
|
|
|
2016-05-26 20:59:03 +00:00
|
|
|
#ifdef CONFIG_FSL_MC_ENET
|
2016-01-28 07:38:15 +00:00
|
|
|
/* invert AQR405 IRQ pins polarity */
|
|
|
|
out_le32(irq_ccsr + IRQCR_OFFSET / 4, AQR405_IRQ_MASK);
|
2016-05-26 20:59:03 +00:00
|
|
|
#endif
|
2017-02-03 17:23:38 +00:00
|
|
|
#ifdef CONFIG_FSL_CAAM
|
|
|
|
sec_init();
|
|
|
|
#endif
|
2016-01-28 07:38:15 +00:00
|
|
|
|
2020-03-18 14:47:40 +00:00
|
|
|
#if !defined(CONFIG_SYS_EARLY_PCI_INIT) && defined(CONFIG_DM_ETH)
|
|
|
|
pci_init();
|
|
|
|
#endif
|
|
|
|
|
2015-06-26 11:58:24 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
int board_early_init_f(void)
|
|
|
|
{
|
2017-04-27 09:38:07 +00:00
|
|
|
#ifdef CONFIG_SYS_I2C_EARLY_INIT
|
|
|
|
i2c_early_init_f();
|
|
|
|
#endif
|
2015-06-26 11:58:24 +00:00
|
|
|
fsl_lsch3_early_init_f();
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2015-05-28 09:23:55 +00:00
|
|
|
int misc_init_r(void)
|
|
|
|
{
|
2017-06-15 11:37:01 +00:00
|
|
|
char *env_hwconfig;
|
|
|
|
u32 __iomem *dcfg_ccsr = (u32 __iomem *)DCFG_BASE;
|
|
|
|
u32 val;
|
2017-09-15 04:49:48 +00:00
|
|
|
struct ccsr_gur __iomem *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
|
|
|
|
u32 svr = gur_in32(&gur->svr);
|
2017-06-15 11:37:01 +00:00
|
|
|
|
|
|
|
val = in_le32(dcfg_ccsr + DCFG_RCWSR13 / 4);
|
|
|
|
|
2017-08-03 18:22:12 +00:00
|
|
|
env_hwconfig = env_get("hwconfig");
|
2017-06-15 11:37:01 +00:00
|
|
|
|
|
|
|
if (hwconfig_f("dspi", env_hwconfig) &&
|
|
|
|
DCFG_RCWSR13_DSPI == (val & (u32)(0xf << 8)))
|
|
|
|
config_board_mux(MUX_TYPE_DSPI);
|
|
|
|
else
|
|
|
|
config_board_mux(MUX_TYPE_SDHC);
|
|
|
|
|
2017-04-25 04:42:31 +00:00
|
|
|
/*
|
2017-06-09 06:18:05 +00:00
|
|
|
* LS2081ARDB RevF board has smart voltage translator
|
2017-04-25 04:42:31 +00:00
|
|
|
* which needs to be programmed to enable high speed SD interface
|
|
|
|
* by setting GPIO4_10 output to zero
|
|
|
|
*/
|
2017-06-09 06:18:05 +00:00
|
|
|
#ifdef CONFIG_TARGET_LS2081ARDB
|
2017-04-25 04:42:31 +00:00
|
|
|
out_le32(GPIO4_GPDIR_ADDR, (1 << 21 |
|
|
|
|
in_le32(GPIO4_GPDIR_ADDR)));
|
|
|
|
out_le32(GPIO4_GPDAT_ADDR, (~(1 << 21) &
|
|
|
|
in_le32(GPIO4_GPDAT_ADDR)));
|
2017-04-27 09:38:07 +00:00
|
|
|
#endif
|
2015-05-28 09:23:55 +00:00
|
|
|
if (hwconfig("sdhc"))
|
|
|
|
config_board_mux(MUX_TYPE_SDHC);
|
|
|
|
|
2016-03-23 11:34:38 +00:00
|
|
|
if (adjust_vdd(0))
|
|
|
|
printf("Warning: Adjusting core voltage failed.\n");
|
2017-09-15 04:49:48 +00:00
|
|
|
/*
|
|
|
|
* Default value of board env is based on filename which is
|
|
|
|
* ls2080ardb. Modify board env for other supported SoCs
|
|
|
|
*/
|
|
|
|
if ((SVR_SOC_VER(svr) == SVR_LS2088A) ||
|
|
|
|
(SVR_SOC_VER(svr) == SVR_LS2048A))
|
|
|
|
env_set("board", "ls2088ardb");
|
|
|
|
else if ((SVR_SOC_VER(svr) == SVR_LS2081A) ||
|
|
|
|
(SVR_SOC_VER(svr) == SVR_LS2041A))
|
|
|
|
env_set("board", "ls2081ardb");
|
2016-03-23 11:34:38 +00:00
|
|
|
|
2015-05-28 09:23:55 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
2015-03-21 02:28:24 +00:00
|
|
|
void detail_board_ddr_info(void)
|
|
|
|
{
|
|
|
|
puts("\nDDR ");
|
|
|
|
print_size(gd->bd->bi_dram[0].size + gd->bd->bi_dram[1].size, "");
|
|
|
|
print_ddr_info(0);
|
2015-11-09 11:12:07 +00:00
|
|
|
#ifdef CONFIG_SYS_FSL_HAS_DP_DDR
|
2016-04-04 18:41:26 +00:00
|
|
|
if (soc_has_dp_ddr() && gd->bd->bi_dram[2].size) {
|
2015-03-21 02:28:24 +00:00
|
|
|
puts("\nDP-DDR ");
|
|
|
|
print_size(gd->bd->bi_dram[2].size, "");
|
|
|
|
print_ddr_info(CONFIG_DP_DDR_CTRL);
|
|
|
|
}
|
2015-11-09 11:12:07 +00:00
|
|
|
#endif
|
2015-03-21 02:28:24 +00:00
|
|
|
}
|
|
|
|
|
|
|
|
#ifdef CONFIG_FSL_MC_ENET
|
|
|
|
void fdt_fixup_board_enet(void *fdt)
|
|
|
|
{
|
|
|
|
int offset;
|
|
|
|
|
2016-03-02 22:37:13 +00:00
|
|
|
offset = fdt_path_offset(fdt, "/soc/fsl-mc");
|
2015-03-21 02:28:24 +00:00
|
|
|
|
|
|
|
if (offset < 0)
|
2016-03-02 22:37:13 +00:00
|
|
|
offset = fdt_path_offset(fdt, "/fsl-mc");
|
2015-03-21 02:28:24 +00:00
|
|
|
|
|
|
|
if (offset < 0) {
|
|
|
|
printf("%s: ERROR: fsl-mc node not found in device tree (error %d)\n",
|
|
|
|
__func__, offset);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2018-12-18 13:01:17 +00:00
|
|
|
if (get_mc_boot_status() == 0 &&
|
|
|
|
(is_lazy_dpl_addr_valid() || get_dpl_apply_status() == 0))
|
2015-03-21 02:28:24 +00:00
|
|
|
fdt_status_okay(fdt, offset);
|
|
|
|
else
|
|
|
|
fdt_status_fail(fdt, offset);
|
|
|
|
}
|
2016-11-17 00:02:57 +00:00
|
|
|
|
|
|
|
void board_quiesce_devices(void)
|
|
|
|
{
|
|
|
|
fsl_mc_ldpaa_exit(gd->bd);
|
|
|
|
}
|
2015-03-21 02:28:24 +00:00
|
|
|
#endif
|
|
|
|
|
|
|
|
#ifdef CONFIG_OF_BOARD_SETUP
|
2017-07-05 12:35:08 +00:00
|
|
|
void fsl_fdt_fixup_flash(void *fdt)
|
|
|
|
{
|
|
|
|
int offset;
|
2018-12-27 04:37:59 +00:00
|
|
|
#ifdef CONFIG_TFABOOT
|
|
|
|
u32 __iomem *dcfg_ccsr = (u32 __iomem *)DCFG_BASE;
|
|
|
|
u32 val;
|
|
|
|
#endif
|
2017-07-05 12:35:08 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* IFC and QSPI are muxed on board.
|
|
|
|
* So disable IFC node in dts if QSPI is enabled or
|
|
|
|
* disable QSPI node in dts in case QSPI is not enabled.
|
|
|
|
*/
|
2018-12-27 04:37:59 +00:00
|
|
|
#ifdef CONFIG_TFABOOT
|
|
|
|
enum boot_src src = get_boot_src();
|
|
|
|
bool disable_ifc = false;
|
|
|
|
|
|
|
|
switch (src) {
|
|
|
|
case BOOT_SOURCE_IFC_NOR:
|
|
|
|
disable_ifc = false;
|
|
|
|
break;
|
|
|
|
case BOOT_SOURCE_QSPI_NOR:
|
|
|
|
disable_ifc = true;
|
|
|
|
break;
|
|
|
|
default:
|
|
|
|
val = in_le32(dcfg_ccsr + DCFG_RCWSR15 / 4);
|
|
|
|
if (DCFG_RCWSR15_IFCGRPABASE_QSPI == (val & (u32)0x3))
|
|
|
|
disable_ifc = true;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
if (disable_ifc) {
|
|
|
|
offset = fdt_path_offset(fdt, "/soc/ifc");
|
|
|
|
|
|
|
|
if (offset < 0)
|
|
|
|
offset = fdt_path_offset(fdt, "/ifc");
|
|
|
|
} else {
|
|
|
|
offset = fdt_path_offset(fdt, "/soc/quadspi");
|
|
|
|
|
|
|
|
if (offset < 0)
|
|
|
|
offset = fdt_path_offset(fdt, "/quadspi");
|
|
|
|
}
|
|
|
|
|
|
|
|
#else
|
2017-07-05 12:35:08 +00:00
|
|
|
#ifdef CONFIG_FSL_QSPI
|
|
|
|
offset = fdt_path_offset(fdt, "/soc/ifc");
|
|
|
|
|
|
|
|
if (offset < 0)
|
|
|
|
offset = fdt_path_offset(fdt, "/ifc");
|
|
|
|
#else
|
|
|
|
offset = fdt_path_offset(fdt, "/soc/quadspi");
|
|
|
|
|
|
|
|
if (offset < 0)
|
|
|
|
offset = fdt_path_offset(fdt, "/quadspi");
|
|
|
|
#endif
|
2018-12-27 04:37:59 +00:00
|
|
|
#endif
|
|
|
|
|
2017-07-05 12:35:08 +00:00
|
|
|
if (offset < 0)
|
|
|
|
return;
|
|
|
|
|
|
|
|
fdt_status_disabled(fdt, offset);
|
|
|
|
}
|
|
|
|
|
2020-06-26 06:13:33 +00:00
|
|
|
int ft_board_setup(void *blob, struct bd_info *bd)
|
2015-03-21 02:28:24 +00:00
|
|
|
{
|
2019-05-23 09:43:43 +00:00
|
|
|
int i;
|
|
|
|
u16 mc_memory_bank = 0;
|
|
|
|
|
|
|
|
u64 *base;
|
|
|
|
u64 *size;
|
|
|
|
u64 mc_memory_base = 0;
|
|
|
|
u64 mc_memory_size = 0;
|
|
|
|
u16 total_memory_banks;
|
2015-03-21 02:28:24 +00:00
|
|
|
|
|
|
|
ft_cpu_setup(blob, bd);
|
|
|
|
|
2019-05-23 09:43:43 +00:00
|
|
|
fdt_fixup_mc_ddr(&mc_memory_base, &mc_memory_size);
|
|
|
|
|
|
|
|
if (mc_memory_base != 0)
|
|
|
|
mc_memory_bank++;
|
|
|
|
|
|
|
|
total_memory_banks = CONFIG_NR_DRAM_BANKS + mc_memory_bank;
|
|
|
|
|
|
|
|
base = calloc(total_memory_banks, sizeof(u64));
|
|
|
|
size = calloc(total_memory_banks, sizeof(u64));
|
|
|
|
|
2015-05-28 09:24:10 +00:00
|
|
|
/* fixup DT for the two GPP DDR banks */
|
|
|
|
base[0] = gd->bd->bi_dram[0].start;
|
|
|
|
size[0] = gd->bd->bi_dram[0].size;
|
|
|
|
base[1] = gd->bd->bi_dram[1].start;
|
|
|
|
size[1] = gd->bd->bi_dram[1].size;
|
|
|
|
|
2017-03-06 17:02:28 +00:00
|
|
|
#ifdef CONFIG_RESV_RAM
|
|
|
|
/* reduce size if reserved memory is within this bank */
|
|
|
|
if (gd->arch.resv_ram >= base[0] &&
|
|
|
|
gd->arch.resv_ram < base[0] + size[0])
|
|
|
|
size[0] = gd->arch.resv_ram - base[0];
|
|
|
|
else if (gd->arch.resv_ram >= base[1] &&
|
|
|
|
gd->arch.resv_ram < base[1] + size[1])
|
|
|
|
size[1] = gd->arch.resv_ram - base[1];
|
|
|
|
#endif
|
|
|
|
|
2019-05-23 09:43:43 +00:00
|
|
|
if (mc_memory_base != 0) {
|
|
|
|
for (i = 0; i <= total_memory_banks; i++) {
|
|
|
|
if (base[i] == 0 && size[i] == 0) {
|
|
|
|
base[i] = mc_memory_base;
|
|
|
|
size[i] = mc_memory_size;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
fdt_fixup_memory_banks(blob, base, size, total_memory_banks);
|
2015-03-21 02:28:24 +00:00
|
|
|
|
2018-08-20 10:31:14 +00:00
|
|
|
fdt_fsl_mc_fixup_iommu_map_entry(blob);
|
|
|
|
|
2016-09-16 11:42:15 +00:00
|
|
|
fsl_fdt_fixup_dr_usb(blob, bd);
|
2016-06-13 04:28:36 +00:00
|
|
|
|
2017-07-05 12:35:08 +00:00
|
|
|
fsl_fdt_fixup_flash(blob);
|
|
|
|
|
2015-03-21 02:28:24 +00:00
|
|
|
#ifdef CONFIG_FSL_MC_ENET
|
|
|
|
fdt_fixup_board_enet(blob);
|
|
|
|
#endif
|
|
|
|
|
2019-10-18 09:01:54 +00:00
|
|
|
fdt_fixup_icid(blob);
|
|
|
|
|
2015-03-21 02:28:24 +00:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
|
|
|
void qixis_dump_switch(void)
|
|
|
|
{
|
2017-04-28 05:11:34 +00:00
|
|
|
#ifdef CONFIG_FSL_QIXIS
|
2015-03-21 02:28:24 +00:00
|
|
|
int i, nr_of_cfgsw;
|
|
|
|
|
|
|
|
QIXIS_WRITE(cms[0], 0x00);
|
|
|
|
nr_of_cfgsw = QIXIS_READ(cms[1]);
|
|
|
|
|
|
|
|
puts("DIP switch settings dump:\n");
|
|
|
|
for (i = 1; i <= nr_of_cfgsw; i++) {
|
|
|
|
QIXIS_WRITE(cms[0], i);
|
|
|
|
printf("SW%d = (0x%02x)\n", i, QIXIS_READ(cms[1]));
|
|
|
|
}
|
2017-04-28 05:11:34 +00:00
|
|
|
#endif
|
2015-03-21 02:28:24 +00:00
|
|
|
}
|
2015-05-28 09:24:09 +00:00
|
|
|
|
|
|
|
/*
|
|
|
|
* Board rev C and earlier has duplicated I2C addresses for 2nd controller.
|
|
|
|
* Both slots has 0x54, resulting 2nd slot unusable.
|
|
|
|
*/
|
|
|
|
void update_spd_address(unsigned int ctrl_num,
|
|
|
|
unsigned int slot,
|
|
|
|
unsigned int *addr)
|
|
|
|
{
|
2017-04-27 09:38:07 +00:00
|
|
|
#ifndef CONFIG_TARGET_LS2081ARDB
|
2017-04-28 05:11:34 +00:00
|
|
|
#ifdef CONFIG_FSL_QIXIS
|
2015-05-28 09:24:09 +00:00
|
|
|
u8 sw;
|
|
|
|
|
|
|
|
sw = QIXIS_READ(arch);
|
|
|
|
if ((sw & 0xf) < 0x3) {
|
|
|
|
if (ctrl_num == 1 && slot == 0)
|
|
|
|
*addr = SPD_EEPROM_ADDRESS4;
|
|
|
|
else if (ctrl_num == 1 && slot == 1)
|
|
|
|
*addr = SPD_EEPROM_ADDRESS3;
|
|
|
|
}
|
2017-04-28 05:11:34 +00:00
|
|
|
#endif
|
2017-04-27 09:38:07 +00:00
|
|
|
#endif
|
2015-05-28 09:24:09 +00:00
|
|
|
}
|