2016-09-26 15:09:26 +00:00
|
|
|
config ARCH_LS1012A
|
2016-10-04 21:31:47 +00:00
|
|
|
bool
|
2016-10-04 21:31:48 +00:00
|
|
|
select FSL_LSCH2
|
2016-10-05 01:03:08 +00:00
|
|
|
select SYS_FSL_DDR_BE
|
2016-09-26 15:09:26 +00:00
|
|
|
select SYS_FSL_MMDC
|
2016-09-26 15:09:27 +00:00
|
|
|
select SYS_FSL_ERRATUM_A010315
|
|
|
|
|
|
|
|
config ARCH_LS1043A
|
2016-10-04 21:31:47 +00:00
|
|
|
bool
|
2016-10-04 21:31:48 +00:00
|
|
|
select FSL_LSCH2
|
2016-10-05 01:03:08 +00:00
|
|
|
select SYS_FSL_DDR_BE
|
|
|
|
select SYS_FSL_DDR_VER_50
|
2016-09-26 15:09:27 +00:00
|
|
|
select SYS_FSL_ERRATUM_A010315
|
2016-09-29 04:42:44 +00:00
|
|
|
select SYS_FSL_ERRATUM_A010539
|
2016-09-26 15:09:26 +00:00
|
|
|
|
2016-09-26 15:09:24 +00:00
|
|
|
config ARCH_LS1046A
|
2016-10-04 21:31:47 +00:00
|
|
|
bool
|
2016-10-04 21:31:48 +00:00
|
|
|
select FSL_LSCH2
|
2016-10-05 01:03:08 +00:00
|
|
|
select SYS_FSL_DDR_BE
|
|
|
|
select SYS_FSL_DDR4
|
|
|
|
select SYS_FSL_DDR_VER_50
|
2016-09-29 04:42:44 +00:00
|
|
|
select SYS_FSL_ERRATUM_A010539
|
2016-10-05 01:01:34 +00:00
|
|
|
select SYS_FSL_SRDS_2
|
2016-09-26 15:09:26 +00:00
|
|
|
|
2016-10-04 21:31:47 +00:00
|
|
|
config ARCH_LS2080A
|
|
|
|
bool
|
2016-10-04 21:31:48 +00:00
|
|
|
select FSL_LSCH3
|
2016-10-05 01:03:08 +00:00
|
|
|
select SYS_FSL_DDR4
|
|
|
|
select SYS_FSL_DDR_LE
|
|
|
|
select SYS_FSL_DDR_VER_50
|
2016-10-05 01:01:34 +00:00
|
|
|
select SYS_FSL_HAS_DP_DDR
|
|
|
|
select SYS_FSL_SRDS_2
|
2016-10-04 21:31:48 +00:00
|
|
|
|
|
|
|
config FSL_LSCH2
|
|
|
|
bool
|
2016-10-05 01:01:34 +00:00
|
|
|
select SYS_FSL_SRDS_1
|
|
|
|
select SYS_HAS_SERDES
|
2016-10-04 21:31:48 +00:00
|
|
|
|
|
|
|
config FSL_LSCH3
|
|
|
|
bool
|
2016-10-05 01:01:34 +00:00
|
|
|
select SYS_FSL_SRDS_1
|
|
|
|
select SYS_HAS_SERDES
|
2016-10-04 21:31:48 +00:00
|
|
|
|
|
|
|
menu "Layerscape architecture"
|
|
|
|
depends on FSL_LSCH2 || FSL_LSCH3
|
2016-10-04 21:31:47 +00:00
|
|
|
|
2016-09-26 15:09:26 +00:00
|
|
|
config SYS_FSL_MMDC
|
2016-10-04 21:31:47 +00:00
|
|
|
bool
|
2016-09-26 15:09:27 +00:00
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_A010315
|
|
|
|
bool "Workaround for PCIe erratum A010315"
|
2016-09-29 04:42:44 +00:00
|
|
|
|
|
|
|
config SYS_FSL_ERRATUM_A010539
|
|
|
|
bool "Workaround for PIN MUX erratum A010539"
|
2016-10-04 21:31:48 +00:00
|
|
|
|
2016-10-04 21:45:01 +00:00
|
|
|
config MAX_CPUS
|
|
|
|
int "Maximum number of CPUs permitted for Layerscape"
|
|
|
|
default 4 if ARCH_LS1043A
|
|
|
|
default 4 if ARCH_LS1046A
|
|
|
|
default 16 if ARCH_LS2080A
|
|
|
|
default 1
|
|
|
|
help
|
|
|
|
Set this number to the maximum number of possible CPUs in the SoC.
|
|
|
|
SoCs may have multiple clusters with each cluster may have multiple
|
|
|
|
ports. If some ports are reserved but higher ports are used for
|
|
|
|
cores, count the reserved ports. This will allocate enough memory
|
|
|
|
in spin table to properly handle all cores.
|
|
|
|
|
2016-10-04 21:46:50 +00:00
|
|
|
config NUM_DDR_CONTROLLERS
|
|
|
|
int "Maximum DDR controllers"
|
|
|
|
default 3 if ARCH_LS2080A
|
|
|
|
default 1
|
|
|
|
|
2016-12-02 17:32:35 +00:00
|
|
|
config SECURE_BOOT
|
|
|
|
bool
|
|
|
|
help
|
|
|
|
Enable Freescale Secure Boot feature
|
|
|
|
|
2016-10-04 21:45:54 +00:00
|
|
|
config SYS_FSL_IFC_BANK_COUNT
|
|
|
|
int "Maximum banks of Integrated flash controller"
|
|
|
|
depends on ARCH_LS1043A || ARCH_LS1046A || ARCH_LS2080A
|
|
|
|
default 4 if ARCH_LS1043A
|
|
|
|
default 4 if ARCH_LS1046A
|
|
|
|
default 8 if ARCH_LS2080A
|
|
|
|
|
2016-10-04 21:46:50 +00:00
|
|
|
config SYS_FSL_HAS_DP_DDR
|
|
|
|
bool
|
|
|
|
|
2016-10-05 01:01:34 +00:00
|
|
|
config SYS_FSL_SRDS_1
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_SRDS_2
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_HAS_SERDES
|
|
|
|
bool
|
|
|
|
|
2016-10-05 01:03:08 +00:00
|
|
|
config SYS_FSL_DDR
|
|
|
|
bool "Freescale DDR driver"
|
|
|
|
help
|
|
|
|
Select Freescale General DDR driver, shared between most Freescale
|
|
|
|
PowerPC- based SoCs (such as mpc83xx, mpc85xx, mpc86xx) and ARM-
|
|
|
|
based Layerscape SoCs (such as ls2080a).
|
|
|
|
|
|
|
|
config SYS_FSL_DDR_BE
|
|
|
|
bool
|
|
|
|
help
|
|
|
|
Access DDR registers in big-endian.
|
|
|
|
|
|
|
|
config SYS_FSL_DDR_LE
|
|
|
|
bool
|
|
|
|
help
|
|
|
|
Access DDR registers in little-endian.
|
|
|
|
|
|
|
|
config SYS_FSL_DDR_VER
|
|
|
|
int
|
|
|
|
default 50 if SYS_FSL_DDR_VER_50
|
|
|
|
|
|
|
|
config SYS_FSL_DDR_VER_50
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_DDRC_ARM_GEN3
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_DDRC_GEN4
|
|
|
|
bool
|
|
|
|
|
|
|
|
config SYS_FSL_DDR3
|
|
|
|
bool "Freescale DDR3 controller"
|
|
|
|
depends on !SYS_FSL_DDR4
|
|
|
|
select SYS_FSL_DDR
|
|
|
|
select SYS_FSL_DDRC_ARM_GEN3
|
|
|
|
help
|
|
|
|
Enable Freescale DDR3 controller on ARM-based SoCs.
|
|
|
|
|
|
|
|
config SYS_FSL_DDR4
|
|
|
|
bool "Freescale DDR4 controller"
|
|
|
|
select SYS_FSL_DDR
|
|
|
|
select SYS_FSL_DDRC_GEN4
|
|
|
|
help
|
|
|
|
Enable Freescale DDR4 controller.
|
|
|
|
|
2016-10-04 21:31:48 +00:00
|
|
|
endmenu
|