mirror of
https://github.com/AsahiLinux/u-boot
synced 2024-11-30 00:21:06 +00:00
f2a8279e76
The DSPs are powered on by default upon a Power ON reset, and they are powered off on current Keystone 2 SoCs - K2HK, K2L, K2E during the boot in u-boot. This is not functional on K2G though. Extend the existing DSP power-off support to the only DSP present on K2G. Do note that the PSC clock domain module id for DSP on K2G differs from that of previous Keystone2 SoCs. Signed-off-by: Suman Anna <s-anna@ti.com> Signed-off-by: Nishanth Menon <nm@ti.com> Reviewed-by: Tom Rini <trini@konsulko.com>
77 lines
2 KiB
C
77 lines
2 KiB
C
/*
|
|
* K2G: SoC definitions
|
|
*
|
|
* (C) Copyright 2015
|
|
* Texas Instruments Incorporated, <www.ti.com>
|
|
*
|
|
* SPDX-License-Identifier: GPL-2.0+
|
|
*/
|
|
|
|
#ifndef __ASM_ARCH_HARDWARE_K2G_H
|
|
#define __ASM_ARCH_HARDWARE_K2G_H
|
|
|
|
#define KS2_NUM_DSPS 1
|
|
|
|
/* Power and Sleep Controller (PSC) Domains */
|
|
#define KS2_LPSC_ALWAYSON 0
|
|
#define KS2_LPSC_PMMC 1
|
|
#define KS2_LPSC_DEBUG 2
|
|
#define KS2_LPSC_NSS 3
|
|
#define KS2_LPSC_SA 4
|
|
#define KS2_LPSC_TERANET 5
|
|
#define KS2_LPSC_SYS_COMP 6
|
|
#define KS2_LPSC_QSPI 7
|
|
#define KS2_LPSC_MMC 8
|
|
#define KS2_LPSC_GPMC 9
|
|
#define KS2_LPSC_MLB 11
|
|
#define KS2_LPSC_EHRPWM 12
|
|
#define KS2_LPSC_EQEP 13
|
|
#define KS2_LPSC_ECAP 14
|
|
#define KS2_LPSC_MCASP 15
|
|
#define KS2_LPSC_SR 16
|
|
#define KS2_LPSC_MSMC 17
|
|
#ifdef KS2_LPSC_GEM_0
|
|
#undef KS2_LPSC_GEM_0
|
|
#endif
|
|
#define KS2_LPSC_GEM_0 18
|
|
#define KS2_LPSC_ARM 19
|
|
#define KS2_LPSC_ASRC 20
|
|
#define KS2_LPSC_ICSS 21
|
|
#define KS2_LPSC_DSS 23
|
|
#define KS2_LPSC_PCIE 24
|
|
#define KS2_LPSC_USB_0 25
|
|
#define KS2_LPSC_USB KS2_LPSC_USB_0
|
|
#define KS2_LPSC_USB_1 26
|
|
#define KS2_LPSC_DDR3 27
|
|
#define KS2_LPSC_SPARE0_LPSC0 28
|
|
#define KS2_LPSC_SPARE0_LPSC1 29
|
|
#define KS2_LPSC_SPARE1_LPSC0 30
|
|
#define KS2_LPSC_SPARE1_LPSC1 31
|
|
|
|
#define KS2_LPSC_CPGMAC KS2_LPSC_NSS
|
|
#define KS2_LPSC_CRYPTO KS2_LPSC_SA
|
|
|
|
/* SGMII SerDes */
|
|
#define KS2_LANES_PER_SGMII_SERDES 4
|
|
|
|
/* NETCP pktdma */
|
|
#define KS2_NETCP_PDMA_CTRL_BASE 0x04010000
|
|
#define KS2_NETCP_PDMA_TX_BASE 0x04011000
|
|
#define KS2_NETCP_PDMA_TX_CH_NUM 21
|
|
#define KS2_NETCP_PDMA_RX_BASE 0x04012000
|
|
#define KS2_NETCP_PDMA_RX_CH_NUM 32
|
|
#define KS2_NETCP_PDMA_SCHED_BASE 0x04010100
|
|
#define KS2_NETCP_PDMA_RX_FLOW_BASE 0x04013000
|
|
#define KS2_NETCP_PDMA_RX_FLOW_NUM 32
|
|
#define KS2_NETCP_PDMA_TX_SND_QUEUE 5
|
|
|
|
/* NETCP */
|
|
#define KS2_NETCP_BASE 0x04000000
|
|
|
|
#define K2G_GPIO0_BASE 0X02603000
|
|
#define K2G_GPIO1_BASE 0X0260a000
|
|
#define K2G_GPIO1_BANK2_BASE K2G_GPIO1_BASE + 0x38
|
|
#define K2G_GPIO_DIR_OFFSET 0x0
|
|
#define K2G_GPIO_SETDATA_OFFSET 0x8
|
|
|
|
#endif /* __ASM_ARCH_HARDWARE_K2G_H */
|