u-boot/board/dhelectronics
Marek Vasut 31757f2bea ARM: imx: Update DRAM timings with inline ECC on DH i.MX8MP DHCOM SoM
Import DRAM timings generated by the DDR tool 3.31 which introduce assorted
tweaks to the DRAM controller settings. Furthermore, enable DBI to improve
noise resilience of the DRAM bus by reducing the number of bit changes on
the bus.

Reduce the DRAM rate to 3600 MTps to remove all remaining correctable errors
reported by EDAC . It is not entirely clear why the slightly faster setting
does produce sporadic correctable errors, while this one does not, but this
could be related to simpler PLL setting at 3600 MTps.

Enable inline ECC which is necessary to detect ECC errors and collect
statistics by the EDAC driver in Linux. This reduces the DRAM size by
64 MiB for each 512 MiB of DRAM, so for a 4 GiB device the available
DRAM size becomes 3.5 GiB and for 2 GiB device the available DRAM size
becomes 1.8 GiB.

Signed-off-by: Marek Vasut <marex@denx.de>
2023-12-16 07:45:07 -03:00
..
common board: dhelectronics: Implement common MAC address functions 2022-08-12 16:10:49 -04:00
dh_imx6 treewide: rework linker symbol declarations in sections header 2023-08-09 09:21:42 -04:00
dh_imx8mp ARM: imx: Update DRAM timings with inline ECC on DH i.MX8MP DHCOM SoM 2023-12-16 07:45:07 -03:00
dh_stm32mp1 STM32 MCU: 2023-10-04 10:49:30 -04:00