mirror of
https://github.com/AsahiLinux/u-boot
synced 2024-12-22 03:03:05 +00:00
540d02217f
When this binding header was initally upstreamed, the PLL clocking the microprocessor subsystem (MSS) and the RTC reference clocks were omitted. Add them now, matching the IDs used in Linux. Signed-off-by: Conor Dooley <conor.dooley@microchip.com> Reviewed-by: Leo Yu-Chi Liang <ycliang@andestech.com> Reviewed-by: Padmarao Begari <padmarao.begari@microchip.com>
48 lines
1,012 B
C
48 lines
1,012 B
C
/* SPDX-License-Identifier: (GPL-2.0 OR MIT) */
|
|
/*
|
|
* Copyright (C) 2020 Microchip Technology Inc.
|
|
* Padmarao Begari <padmarao.begari@microchip.com>
|
|
*/
|
|
|
|
#ifndef _DT_BINDINGS_CLK_MICROCHIP_MPFS_H_
|
|
#define _DT_BINDINGS_CLK_MICROCHIP_MPFS_H_
|
|
|
|
#define CLK_CPU 0
|
|
#define CLK_AXI 1
|
|
#define CLK_AHB 2
|
|
|
|
#define CLK_ENVM 3
|
|
#define CLK_MAC0 4
|
|
#define CLK_MAC1 5
|
|
#define CLK_MMC 6
|
|
#define CLK_TIMER 7
|
|
#define CLK_MMUART0 8
|
|
#define CLK_MMUART1 9
|
|
#define CLK_MMUART2 10
|
|
#define CLK_MMUART3 11
|
|
#define CLK_MMUART4 12
|
|
#define CLK_SPI0 13
|
|
#define CLK_SPI1 14
|
|
#define CLK_I2C0 15
|
|
#define CLK_I2C1 16
|
|
#define CLK_CAN0 17
|
|
#define CLK_CAN1 18
|
|
#define CLK_USB 19
|
|
#define CLK_RESERVED 20
|
|
#define CLK_RTC 21
|
|
#define CLK_QSPI 22
|
|
#define CLK_GPIO0 23
|
|
#define CLK_GPIO1 24
|
|
#define CLK_GPIO2 25
|
|
#define CLK_DDRC 26
|
|
#define CLK_FIC0 27
|
|
#define CLK_FIC1 28
|
|
#define CLK_FIC2 29
|
|
#define CLK_FIC3 30
|
|
#define CLK_ATHENA 31
|
|
#define CLK_CFM 32
|
|
|
|
#define CLK_RTCREF 33
|
|
#define CLK_MSSPLL 34
|
|
|
|
#endif /* _DT_BINDINGS_CLK_MICROCHIP_MPFS_H_ */
|