mirror of
https://github.com/AsahiLinux/u-boot
synced 2024-11-19 19:28:36 +00:00
151d63cb91
Clean up mx35 lowlevel_init: - Indent with tabs. - Fix comments. - Use defined values instead of literal constants. - Use defined macros instead of duplicating code. - Use macro parameters with default values instead of #define'd configs. Signed-off-by: Benoît Thébaudeau <benoit.thebaudeau@advansee.com> Cc: Stefano Babic <sbabic@denx.de>
58 lines
1.8 KiB
C
58 lines
1.8 KiB
C
/*
|
|
*
|
|
* (c) 2007 Pengutronix, Sascha Hauer <s.hauer@pengutronix.de>
|
|
*
|
|
* (C) Copyright 2008-2009 Freescale Semiconductor, Inc.
|
|
*
|
|
* See file CREDITS for list of people who contributed to this
|
|
* project.
|
|
*
|
|
* This program is free software; you can redistribute it and/or
|
|
* modify it under the terms of the GNU General Public License as
|
|
* published by the Free Software Foundation; either version 2 of
|
|
* the License, or (at your option) any later version.
|
|
*
|
|
* This program is distributed in the hope that it will be useful,
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
* GNU General Public License for more details.
|
|
*
|
|
* You should have received a copy of the GNU General Public License
|
|
* along with this program; if not, write to the Free Software
|
|
* Foundation, Inc., 59 Temple Place, Suite 330, Boston,
|
|
* MA 02111-1307 USA
|
|
*/
|
|
|
|
#ifndef __BOARD_MX35_3STACK_H
|
|
#define __BOARD_MX35_3STACK_H
|
|
|
|
#define DBG_BASE_ADDR WEIM_CTRL_CS5
|
|
#define DBG_CSCR_U_CONFIG 0x0000D843
|
|
#define DBG_CSCR_L_CONFIG 0x22252521
|
|
#define DBG_CSCR_A_CONFIG 0x22220A00
|
|
|
|
#define CCM_CCMR_CONFIG 0x003F4208
|
|
#define CCM_PDR0_CONFIG 0x00801000
|
|
|
|
/* MEMORY SETTING */
|
|
#define ESDCTL_0x92220000 0x92220000
|
|
#define ESDCTL_0xA2220000 0xA2220000
|
|
#define ESDCTL_0xB2220000 0xB2220000
|
|
#define ESDCTL_0x82228080 0x82228080
|
|
|
|
#define ESDCTL_PRECHARGE 0x00000400
|
|
|
|
#define ESDCTL_MDDR_CONFIG 0x007FFC3F
|
|
#define ESDCTL_MDDR_MR 0x00000033
|
|
#define ESDCTL_MDDR_EMR 0x02000000
|
|
|
|
#define ESDCTL_DDR2_CONFIG 0x007FFC3F
|
|
#define ESDCTL_DDR2_EMR2 0x04000000
|
|
#define ESDCTL_DDR2_EMR3 0x06000000
|
|
#define ESDCTL_DDR2_EN_DLL 0x02000400
|
|
#define ESDCTL_DDR2_RESET_DLL 0x00000333
|
|
#define ESDCTL_DDR2_MR 0x00000233
|
|
#define ESDCTL_DDR2_OCD_DEFAULT 0x02000780
|
|
|
|
#define ESDCTL_DELAY_LINE5 0x00F49F00
|
|
#endif /* __BOARD_MX35_3STACK_H */
|