mirror of
https://github.com/AsahiLinux/u-boot
synced 2024-12-13 14:53:06 +00:00
7b9cb49405
The Tegra BPMP (Boot and Power Management Processor) is a separate auxiliary CPU embedded into Tegra to perform power management work, and controls related features such as clocks, resets, power domains, PMIC I2C bus, etc. These bindings dictate how to represent the BPMP in device tree. Signed-off-by: Stephen Warren <swarren@nvidia.com> Reviewed-by: Simon Glass <sjg@chromium.org> Signed-off-by: Tom Warren <twarren@nvidia.com>
29 lines
871 B
C
29 lines
871 B
C
/*
|
|
* Copyright (c) 2015-2016, NVIDIA CORPORATION.
|
|
*
|
|
* SPDX-License-Identifier: GPL-2.0
|
|
*/
|
|
|
|
#ifndef _DT_BINDINGS_POWER_TEGRA186_POWERGATE_H
|
|
#define _DT_BINDINGS_POWER_TEGRA186_POWERGATE_H
|
|
|
|
#define TEGRA186_POWER_DOMAIN_AUD 0
|
|
#define TEGRA186_POWER_DOMAIN_DFD 1
|
|
#define TEGRA186_POWER_DOMAIN_DISP 2
|
|
#define TEGRA186_POWER_DOMAIN_DISPB 3
|
|
#define TEGRA186_POWER_DOMAIN_DISPC 4
|
|
#define TEGRA186_POWER_DOMAIN_ISPA 5
|
|
#define TEGRA186_POWER_DOMAIN_NVDEC 6
|
|
#define TEGRA186_POWER_DOMAIN_NVJPG 7
|
|
#define TEGRA186_POWER_DOMAIN_MPE 8
|
|
#define TEGRA186_POWER_DOMAIN_PCX 9
|
|
#define TEGRA186_POWER_DOMAIN_SAX 10
|
|
#define TEGRA186_POWER_DOMAIN_VE 11
|
|
#define TEGRA186_POWER_DOMAIN_VIC 12
|
|
#define TEGRA186_POWER_DOMAIN_XUSBA 13
|
|
#define TEGRA186_POWER_DOMAIN_XUSBB 14
|
|
#define TEGRA186_POWER_DOMAIN_XUSBC 15
|
|
#define TEGRA186_POWER_DOMAIN_GPU 43
|
|
#define TEGRA186_POWER_DOMAIN_MAX 44
|
|
|
|
#endif
|