u-boot/arch/x86
Bin Meng cdb6babec6 x86: queensbay: Change PCIe root ports' interrupt routing
So far interrupt routing works pretty well for any on-chip devices
on Intel Crown Bay. When inserting any PCIe card to any PCIe slot,
Linux kernel is smart enough to do interrupt swizzling and figure
out device's irq using its parent bridge's interrupt routing info
all the way up to its root port. In U-Boot all PCIe root ports'
interrupts were routed to PIRQ E/F/G/H before, while actually all
PCIe downstream ports received INTx are routed to PIRQ A/B/C/D
directly and not configurable. Now we change this mapping so that
any external PCIe device can work correctly.

Signed-off-by: Bin Meng <bmeng.cn@gmail.com>
Acked-by: Simon Glass <sjg@chromium.org>
2015-07-14 18:03:17 -06:00
..
cpu x86: queensbay: Change PCIe root ports' interrupt routing 2015-07-14 18:03:17 -06:00
dts x86: queensbay: Change PCIe root ports' interrupt routing 2015-07-14 18:03:17 -06:00
include/asm x86: Generate a valid MultiProcessor (MP) table 2015-07-14 18:03:17 -06:00
lib x86: Generate a valid MultiProcessor (MP) table 2015-07-14 18:03:17 -06:00
config.mk generic-board: move __HAVE_ARCH_GENERIC_BOARD to Kconfig 2015-03-28 09:03:08 -04:00
Kconfig x86: Generate a valid MultiProcessor (MP) table 2015-07-14 18:03:17 -06:00
Makefile Kbuild: introduce Makefile in arch/$ARCH/ 2014-12-08 09:35:45 -05:00