mirror of
https://github.com/AsahiLinux/u-boot
synced 2024-12-25 20:43:32 +00:00
83d290c56f
When U-Boot started using SPDX tags we were among the early adopters and there weren't a lot of other examples to borrow from. So we picked the area of the file that usually had a full license text and replaced it with an appropriate SPDX-License-Identifier: entry. Since then, the Linux Kernel has adopted SPDX tags and they place it as the very first line in a file (except where shebangs are used, then it's second line) and with slightly different comment styles than us. In part due to community overlap, in part due to better tag visibility and in part for other minor reasons, switch over to that style. This commit changes all instances where we have a single declared license in the tag as both the before and after are identical in tag contents. There's also a few places where I found we did not have a tag and have introduced one. Signed-off-by: Tom Rini <trini@konsulko.com>
67 lines
1.7 KiB
C
67 lines
1.7 KiB
C
/* SPDX-License-Identifier: GPL-2.0+ */
|
|
/*
|
|
* (C) Copyright 2015 Roy Spliet <rspliet@ultimaker.com>
|
|
*/
|
|
|
|
#ifndef _SUNXI_DMA_SUN4I_H
|
|
#define _SUNXI_DMA_SUN4I_H
|
|
|
|
struct sunxi_dma_cfg
|
|
{
|
|
u32 ctl; /* 0x00 Control */
|
|
u32 src_addr; /* 0x04 Source address */
|
|
u32 dst_addr; /* 0x08 Destination address */
|
|
u32 bc; /* 0x0C Byte counter */
|
|
u32 res0[2];
|
|
u32 ddma_para; /* 0x18 extra parameter (dedicated DMA only) */
|
|
u32 res1;
|
|
};
|
|
|
|
struct sunxi_dma
|
|
{
|
|
u32 irq_en; /* 0x000 IRQ enable */
|
|
u32 irq_pend; /* 0x004 IRQ pending */
|
|
u32 auto_gate; /* 0x008 auto gating */
|
|
u32 res0[61];
|
|
struct sunxi_dma_cfg ndma[8]; /* 0x100 Normal DMA */
|
|
u32 res1[64];
|
|
struct sunxi_dma_cfg ddma[8]; /* 0x300 Dedicated DMA */
|
|
};
|
|
|
|
enum ddma_drq_type {
|
|
DDMA_DST_DRQ_SRAM = 0,
|
|
DDMA_SRC_DRQ_SRAM = 0,
|
|
DDMA_DST_DRQ_SDRAM = 1,
|
|
DDMA_SRC_DRQ_SDRAM = 1,
|
|
DDMA_DST_DRQ_PATA = 2,
|
|
DDMA_SRC_DRQ_PATA = 2,
|
|
DDMA_DST_DRQ_NAND = 3,
|
|
DDMA_SRC_DRQ_NAND = 3,
|
|
DDMA_DST_DRQ_USB0 = 4,
|
|
DDMA_SRC_DRQ_USB0 = 4,
|
|
DDMA_DST_DRQ_ETHERNET_MAC_TX = 6,
|
|
DDMA_SRC_DRQ_ETHERNET_MAC_RX = 7,
|
|
DDMA_DST_DRQ_SPI1_TX = 8,
|
|
DDMA_SRC_DRQ_SPI1_RX = 9,
|
|
DDMA_DST_DRQ_SECURITY_SYS_TX = 10,
|
|
DDMA_SRC_DRQ_SECURITY_SYS_RX = 11,
|
|
DDMA_DST_DRQ_TCON0 = 14,
|
|
DDMA_DST_DRQ_TCON1 = 15,
|
|
DDMA_DST_DRQ_MSC = 23,
|
|
DDMA_SRC_DRQ_MSC = 23,
|
|
DDMA_DST_DRQ_SPI0_TX = 26,
|
|
DDMA_SRC_DRQ_SPI0_RX = 27,
|
|
DDMA_DST_DRQ_SPI2_TX = 28,
|
|
DDMA_SRC_DRQ_SPI2_RX = 29,
|
|
DDMA_DST_DRQ_SPI3_TX = 30,
|
|
DDMA_SRC_DRQ_SPI3_RX = 31,
|
|
};
|
|
|
|
#define SUNXI_DMA_CTL_SRC_DRQ(a) ((a) & 0x1f)
|
|
#define SUNXI_DMA_CTL_MODE_IO (1 << 5)
|
|
#define SUNXI_DMA_CTL_SRC_DATA_WIDTH_32 (2 << 9)
|
|
#define SUNXI_DMA_CTL_DST_DRQ(a) (((a) & 0x1f) << 16)
|
|
#define SUNXI_DMA_CTL_DST_DATA_WIDTH_32 (2 << 25)
|
|
#define SUNXI_DMA_CTL_TRIGGER (1 << 31)
|
|
|
|
#endif /* _SUNXI_DMA_SUN4I_H */
|