mirror of
https://github.com/AsahiLinux/u-boot
synced 2024-12-30 06:53:09 +00:00
bd25f9a69f
The GPIO bank name for banks J and K are not correct when using the 'gpio' command from the console. The driver derives the bank name from the device tree instance string by using the instance value and adding 'A': gpio0@xxaddrxx is Bank A, gpio1@yyaddryy is Bank B and so on. On the PIC32, there is no Bank I so instances 8 and 9 need to be incremented as a minimum change. An alternative (less opaque) implementation would be to use a bank-name property instead but this would require modifying the driver code too. Signed-off-by: John Robertson <john.robertson@simiatec.com>
195 lines
4.3 KiB
Text
195 lines
4.3 KiB
Text
// SPDX-License-Identifier: GPL-2.0+
|
|
/*
|
|
* Copyright 2015 Microchip Technology, Inc.
|
|
* Purna Chandra Mandal, <purna.mandal@microchip.com>
|
|
*/
|
|
|
|
#include <dt-bindings/interrupt-controller/irq.h>
|
|
#include <dt-bindings/clock/microchip,clock.h>
|
|
#include <dt-bindings/gpio/gpio.h>
|
|
#include "skeleton.dtsi"
|
|
|
|
/ {
|
|
compatible = "microchip,pic32mzda", "microchip,pic32mz";
|
|
|
|
aliases {
|
|
gpio0 = &gpioA;
|
|
gpio1 = &gpioB;
|
|
gpio2 = &gpioC;
|
|
gpio3 = &gpioD;
|
|
gpio4 = &gpioE;
|
|
gpio5 = &gpioF;
|
|
gpio6 = &gpioG;
|
|
gpio7 = &gpioH;
|
|
gpio8 = &gpioJ;
|
|
gpio9 = &gpioK;
|
|
};
|
|
|
|
cpus {
|
|
#address-cells = <1>;
|
|
#size-cells = <0>;
|
|
|
|
cpu@0 {
|
|
compatible = "mips,mips14kc";
|
|
device-type = "cpu";
|
|
reg = <0>;
|
|
};
|
|
};
|
|
|
|
clock: clk@1f801200 {
|
|
compatible = "microchip,pic32mzda-clk";
|
|
reg = <0x1f801200 0x1000>;
|
|
#clock-cells = <1>;
|
|
};
|
|
|
|
uart1: serial@1f822000 {
|
|
compatible = "microchip,pic32mzda-uart";
|
|
reg = <0x1f822000 0x50>;
|
|
interrupt-parent = <&evic>;
|
|
interrupts = <112 IRQ_TYPE_LEVEL_HIGH>;
|
|
status = "disabled";
|
|
clocks = <&clock PB2CLK>;
|
|
};
|
|
|
|
uart2: serial@1f822200 {
|
|
compatible = "microchip,pic32mzda-uart";
|
|
reg = <0x1f822200 0x50>;
|
|
interrupt-parent = <&evic>;
|
|
interrupts = <145 IRQ_TYPE_LEVEL_HIGH>;
|
|
clocks = <&clock PB2CLK>;
|
|
status = "disabled";
|
|
};
|
|
|
|
uart6: serial@1f822a00 {
|
|
compatible = "microchip,pic32mzda-uart";
|
|
reg = <0x1f822a00 0x50>;
|
|
interrupt-parent = <&evic>;
|
|
interrupts = <188 IRQ_TYPE_LEVEL_HIGH>;
|
|
clocks = <&clock PB2CLK>;
|
|
status = "disabled";
|
|
};
|
|
|
|
evic: interrupt-controller@1f810000 {
|
|
compatible = "microchip,pic32mzda-evic";
|
|
interrupt-controller;
|
|
#interrupt-cells = <2>;
|
|
reg = <0x1f810000 0x1000>;
|
|
};
|
|
|
|
pinctrl: pinctrl@1f801400 {
|
|
#address-cells = <1>;
|
|
#size-cells = <1>;
|
|
compatible = "microchip,pic32mzda-pinctrl";
|
|
reg = <0x1f801400 0x100>, /* in */
|
|
<0x1f801500 0x200>, /* out */
|
|
<0x1f860000 0xa00>; /* port */
|
|
reg-names = "ppsin","ppsout","port";
|
|
status = "disabled";
|
|
|
|
gpioA: gpio0@1f860000 {
|
|
compatible = "microchip,pic32mzda-gpio";
|
|
reg = <0x1f860000 0xe0>;
|
|
gpio-controller;
|
|
#gpio-cells = <2>;
|
|
};
|
|
|
|
gpioB: gpio1@1f860100 {
|
|
compatible = "microchip,pic32mzda-gpio";
|
|
reg = <0x1f860100 0xe0>;
|
|
gpio-controller;
|
|
#gpio-cells = <2>;
|
|
};
|
|
|
|
gpioC: gpio2@1f860200 {
|
|
compatible = "microchip,pic32mzda-gpio";
|
|
reg = <0x1f860200 0xe0>;
|
|
gpio-controller;
|
|
#gpio-cells = <2>;
|
|
};
|
|
|
|
gpioD: gpio3@1f860300 {
|
|
compatible = "microchip,pic32mzda-gpio";
|
|
reg = <0x1f860300 0xe0>;
|
|
gpio-controller;
|
|
#gpio-cells = <2>;
|
|
};
|
|
|
|
gpioE: gpio4@1f860400 {
|
|
compatible = "microchip,pic32mzda-gpio";
|
|
reg = <0x1f860400 0xe0>;
|
|
gpio-controller;
|
|
#gpio-cells = <2>;
|
|
};
|
|
|
|
gpioF: gpio5@1f860500 {
|
|
compatible = "microchip,pic32mzda-gpio";
|
|
reg = <0x1f860500 0xe0>;
|
|
gpio-controller;
|
|
#gpio-cells = <2>;
|
|
};
|
|
|
|
gpioG: gpio6@1f860600 {
|
|
compatible = "microchip,pic32mzda-gpio";
|
|
reg = <0x1f860600 0xe0>;
|
|
gpio-controller;
|
|
#gpio-cells = <2>;
|
|
};
|
|
|
|
gpioH: gpio7@1f860700 {
|
|
compatible = "microchip,pic32mzda-gpio";
|
|
reg = <0x1f860700 0xe0>;
|
|
gpio-controller;
|
|
#gpio-cells = <2>;
|
|
};
|
|
|
|
gpioJ: gpio9@1f860800 {
|
|
compatible = "microchip,pic32mzda-gpio";
|
|
reg = <0x1f860800 0xe0>;
|
|
gpio-controller;
|
|
#gpio-cells = <2>;
|
|
};
|
|
|
|
gpioK: gpio10@1f860900 {
|
|
compatible = "microchip,pic32mzda-gpio";
|
|
reg = <0x1f860900 0xe0>;
|
|
gpio-controller;
|
|
#gpio-cells = <2>;
|
|
};
|
|
};
|
|
|
|
sdhci: sdhci@1f8ec000 {
|
|
compatible = "microchip,pic32mzda-sdhci";
|
|
reg = <0x1f8ec000 0x100>;
|
|
interrupt-parent = <&evic>;
|
|
interrupts = <191 IRQ_TYPE_LEVEL_HIGH>;
|
|
clocks = <&clock REF4CLK>, <&clock PB5CLK>;
|
|
clock-names = "base_clk", "sys_clk";
|
|
clock-freq-min-max = <25000000>,<25000000>;
|
|
bus-width = <4>;
|
|
status = "disabled";
|
|
};
|
|
|
|
ethernet: ethernet@1f882000 {
|
|
compatible = "microchip,pic32mzda-eth";
|
|
reg = <0x1f882000 0x1000>;
|
|
interrupt-parent = <&evic>;
|
|
interrupts = <153 IRQ_TYPE_LEVEL_HIGH>;
|
|
clocks = <&clock PB5CLK>;
|
|
status = "disabled";
|
|
#address-cells = <1>;
|
|
#size-cells = <0>;
|
|
};
|
|
|
|
usb: musb@1f8e3000 {
|
|
compatible = "microchip,pic32mzda-usb";
|
|
reg = <0x1f8e3000 0x1000>,
|
|
<0x1f884000 0x1000>;
|
|
reg-names = "mc", "control";
|
|
interrupt-parent = <&evic>;
|
|
interrupts = <132 IRQ_TYPE_EDGE_RISING>,
|
|
<133 IRQ_TYPE_LEVEL_HIGH>;
|
|
clocks = <&clock PB5CLK>;
|
|
clock-names = "usb_clk";
|
|
status = "disabled";
|
|
};
|
|
};
|