mirror of
https://github.com/AsahiLinux/u-boot
synced 2024-12-05 02:51:00 +00:00
3a187cff7a
LX2162 is LX2160 based SoC, it has same die as of LX2160 with different packaging. LX2162A support 64-bit 2.9GT/s DDR4 memory, i2c, micro-click module, microSD card, eMMC support, serial console, qspi nor flash, qsgmii, sgmii, 25g, 40g, 50g network interface, one usb 3.0 and serdes interface to support three PCIe gen3 interface. Signed-off-by: Meenakshi Aggarwal <meenakshi.aggarwal@nxp.com> [Fixed whitespace errors] Signed-off-by: Priyanka Jain <priyanka.jain@nxp.com>
593 lines
22 KiB
C
593 lines
22 KiB
C
/* SPDX-License-Identifier: GPL-2.0+ */
|
|
/*
|
|
* LayerScape Internal Memory Map
|
|
*
|
|
* Copyright 2017-2020 NXP
|
|
* Copyright 2014 Freescale Semiconductor, Inc.
|
|
*/
|
|
|
|
#ifndef __ARCH_FSL_LSCH3_IMMAP_H_
|
|
#define __ARCH_FSL_LSCH3_IMMAP_H_
|
|
|
|
#define CONFIG_SYS_IMMR 0x01000000
|
|
#define CONFIG_SYS_FSL_DDR_ADDR (CONFIG_SYS_IMMR + 0x00080000)
|
|
#define CONFIG_SYS_FSL_DDR2_ADDR (CONFIG_SYS_IMMR + 0x00090000)
|
|
#define CONFIG_SYS_FSL_DDR3_ADDR 0x08210000
|
|
#define CONFIG_SYS_FSL_GUTS_ADDR (CONFIG_SYS_IMMR + 0x00E00000)
|
|
#define CONFIG_SYS_FSL_PMU_ADDR (CONFIG_SYS_IMMR + 0x00E30000)
|
|
#if defined(CONFIG_ARCH_LX2160A) || defined(CONFIG_ARCH_LX2162A)
|
|
#define CONFIG_SYS_FSL_RST_ADDR (CONFIG_SYS_IMMR + 0x00e88180)
|
|
#else
|
|
#define CONFIG_SYS_FSL_RST_ADDR (CONFIG_SYS_IMMR + 0x00E60000)
|
|
#endif
|
|
#define CONFIG_SYS_FSL_CH3_CLK_GRPA_ADDR (CONFIG_SYS_IMMR + 0x00300000)
|
|
#define CONFIG_SYS_FSL_CH3_CLK_GRPB_ADDR (CONFIG_SYS_IMMR + 0x00310000)
|
|
#define CONFIG_SYS_FSL_CH3_CLK_CTRL_ADDR (CONFIG_SYS_IMMR + 0x00370000)
|
|
#ifndef CONFIG_NXP_LSCH3_2
|
|
#define SYS_FSL_QSPI_ADDR (CONFIG_SYS_IMMR + 0x010c0000)
|
|
#else
|
|
#define SYS_NXP_FSPI_ADDR (CONFIG_SYS_IMMR + 0x010c0000)
|
|
#define SYS_NXP_FSPI_LUTKEY_BASE_ADDR 0x18
|
|
#define SYS_NXP_FSPI_LUT_BASE_ADDR 0x200
|
|
#endif
|
|
#define CONFIG_SYS_FSL_ESDHC_ADDR (CONFIG_SYS_IMMR + 0x01140000)
|
|
#define FSL_ESDHC1_BASE_ADDR CONFIG_SYS_FSL_ESDHC_ADDR
|
|
#define FSL_ESDHC2_BASE_ADDR (CONFIG_SYS_IMMR + 0x01150000)
|
|
#ifndef CONFIG_NXP_LSCH3_2
|
|
#define CONFIG_SYS_IFC_ADDR (CONFIG_SYS_IMMR + 0x01240000)
|
|
#endif
|
|
#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x011C0500)
|
|
#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x011C0600)
|
|
#define SYS_FSL_LS2080A_LS2085A_TIMER_ADDR 0x023d0000
|
|
#define CONFIG_SYS_FSL_TIMER_ADDR 0x023e0000
|
|
#define CONFIG_SYS_FSL_PMU_CLTBENR (CONFIG_SYS_FSL_PMU_ADDR + \
|
|
0x18A0)
|
|
#define FSL_PMU_PCTBENR_OFFSET (CONFIG_SYS_FSL_PMU_ADDR + 0x8A0)
|
|
#define FSL_LSCH3_SVR (CONFIG_SYS_FSL_GUTS_ADDR + 0xA4)
|
|
|
|
#define CONFIG_SYS_FSL_WRIOP1_ADDR (CONFIG_SYS_IMMR + 0x7B80000)
|
|
#define CONFIG_SYS_FSL_WRIOP1_MDIO1 (CONFIG_SYS_FSL_WRIOP1_ADDR + 0x16000)
|
|
#define CONFIG_SYS_FSL_WRIOP1_MDIO2 (CONFIG_SYS_FSL_WRIOP1_ADDR + 0x17000)
|
|
#define CONFIG_SYS_FSL_LSCH3_SERDES_ADDR (CONFIG_SYS_IMMR + 0xEA0000)
|
|
|
|
#define CONFIG_SYS_FSL_DCSR_DDR_ADDR 0x70012c000ULL
|
|
#define CONFIG_SYS_FSL_DCSR_DDR2_ADDR 0x70012d000ULL
|
|
#define CONFIG_SYS_FSL_DCSR_DDR3_ADDR 0x700132000ULL
|
|
#define CONFIG_SYS_FSL_DCSR_DDR4_ADDR 0x700133000ULL
|
|
|
|
#define I2C1_BASE_ADDR (CONFIG_SYS_IMMR + 0x01000000)
|
|
#define I2C2_BASE_ADDR (CONFIG_SYS_IMMR + 0x01010000)
|
|
#define I2C3_BASE_ADDR (CONFIG_SYS_IMMR + 0x01020000)
|
|
#define I2C4_BASE_ADDR (CONFIG_SYS_IMMR + 0x01030000)
|
|
#ifdef CONFIG_NXP_LSCH3_2
|
|
#define I2C5_BASE_ADDR (CONFIG_SYS_IMMR + 0x01040000)
|
|
#define I2C6_BASE_ADDR (CONFIG_SYS_IMMR + 0x01050000)
|
|
#define I2C7_BASE_ADDR (CONFIG_SYS_IMMR + 0x01060000)
|
|
#define I2C8_BASE_ADDR (CONFIG_SYS_IMMR + 0x01070000)
|
|
#endif
|
|
#define GPIO4_BASE_ADDR (CONFIG_SYS_IMMR + 0x01330000)
|
|
#define GPIO4_GPDIR_ADDR (GPIO4_BASE_ADDR + 0x0)
|
|
#define GPIO4_GPDAT_ADDR (GPIO4_BASE_ADDR + 0x8)
|
|
|
|
#define CONFIG_SYS_XHCI_USB1_ADDR (CONFIG_SYS_IMMR + 0x02100000)
|
|
#define CONFIG_SYS_XHCI_USB2_ADDR (CONFIG_SYS_IMMR + 0x02110000)
|
|
|
|
/* TZ Address Space Controller Definitions */
|
|
#define TZASC1_BASE 0x01100000 /* as per CCSR map. */
|
|
#define TZASC2_BASE 0x01110000 /* as per CCSR map. */
|
|
#define TZASC3_BASE 0x01120000 /* as per CCSR map. */
|
|
#define TZASC4_BASE 0x01130000 /* as per CCSR map. */
|
|
#define TZASC_BUILD_CONFIG_REG(x) ((TZASC1_BASE + (x * 0x10000)))
|
|
#define TZASC_ACTION_REG(x) ((TZASC1_BASE + (x * 0x10000)) + 0x004)
|
|
#define TZASC_GATE_KEEPER(x) ((TZASC1_BASE + (x * 0x10000)) + 0x008)
|
|
#define TZASC_REGION_BASE_LOW_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x100)
|
|
#define TZASC_REGION_BASE_HIGH_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x104)
|
|
#define TZASC_REGION_TOP_LOW_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x108)
|
|
#define TZASC_REGION_TOP_HIGH_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x10C)
|
|
#define TZASC_REGION_ATTRIBUTES_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x110)
|
|
#define TZASC_REGION_ID_ACCESS_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x114)
|
|
|
|
/* EDMA */
|
|
#define EDMA_BASE_ADDR (CONFIG_SYS_IMMR + 0x012c0000)
|
|
|
|
/* SATA */
|
|
#define AHCI_BASE_ADDR1 (CONFIG_SYS_IMMR + 0x02200000)
|
|
#define AHCI_BASE_ADDR2 (CONFIG_SYS_IMMR + 0x02210000)
|
|
#define AHCI_BASE_ADDR3 (CONFIG_SYS_IMMR + 0x02220000)
|
|
#define AHCI_BASE_ADDR4 (CONFIG_SYS_IMMR + 0x02230000)
|
|
|
|
/* QDMA */
|
|
#define QDMA_BASE_ADDR (CONFIG_SYS_IMMR + 0x07380000)
|
|
#define QMAN_CQSIDR_REG 0x20a80
|
|
|
|
/* DISPLAY */
|
|
#define DISPLAY_BASE_ADDR (CONFIG_SYS_IMMR + 0x0e080000)
|
|
|
|
/* GPU */
|
|
#define GPU_BASE_ADDR (CONFIG_SYS_IMMR + 0x0e0c0000)
|
|
|
|
/* SFP */
|
|
#define CONFIG_SYS_SFP_ADDR (CONFIG_SYS_IMMR + 0x00e80200)
|
|
|
|
/* SEC */
|
|
#define CONFIG_SYS_FSL_SEC_OFFSET 0x07000000ull
|
|
#define CONFIG_SYS_FSL_JR0_OFFSET 0x07010000ull
|
|
#define FSL_SEC_JR0_OFFSET CONFIG_SYS_FSL_JR0_OFFSET
|
|
#define FSL_SEC_JR1_OFFSET 0x07020000ull
|
|
#define FSL_SEC_JR2_OFFSET 0x07030000ull
|
|
#define FSL_SEC_JR3_OFFSET 0x07040000ull
|
|
#define CONFIG_SYS_FSL_SEC_ADDR \
|
|
(CONFIG_SYS_IMMR + CONFIG_SYS_FSL_SEC_OFFSET)
|
|
#define CONFIG_SYS_FSL_JR0_ADDR \
|
|
(CONFIG_SYS_IMMR + CONFIG_SYS_FSL_JR0_OFFSET)
|
|
#define FSL_SEC_JR0_BASE_ADDR (CONFIG_SYS_IMMR + FSL_SEC_JR0_OFFSET)
|
|
#define FSL_SEC_JR1_BASE_ADDR (CONFIG_SYS_IMMR + FSL_SEC_JR1_OFFSET)
|
|
#define FSL_SEC_JR2_BASE_ADDR (CONFIG_SYS_IMMR + FSL_SEC_JR2_OFFSET)
|
|
#define FSL_SEC_JR3_BASE_ADDR (CONFIG_SYS_IMMR + FSL_SEC_JR3_OFFSET)
|
|
|
|
#ifdef CONFIG_TFABOOT
|
|
#ifdef CONFIG_NXP_LSCH3_2
|
|
/* RCW_SRC field in Power-On Reset Control Register 1 */
|
|
#define RCW_SRC_MASK 0x07800000
|
|
#define RCW_SRC_BIT 23
|
|
|
|
/* CFG_RCW_SRC[3:0] */
|
|
#define RCW_SRC_TYPE_MASK 0x8
|
|
#define RCW_SRC_ADDR_OFFSET_8MB 0x800000
|
|
|
|
/* RCW SRC HARDCODED */
|
|
#define RCW_SRC_HARDCODED_VAL 0x0 /* 0x00 - 0x07 */
|
|
|
|
#define RCW_SRC_SDHC1_VAL 0x8 /* 0x8 */
|
|
#define RCW_SRC_SDHC2_VAL 0x9 /* 0x9 */
|
|
#define RCW_SRC_I2C1_VAL 0xa /* 0xa */
|
|
#define RCW_SRC_RESERVED_UART_VAL 0xb /* 0xb */
|
|
#define RCW_SRC_FLEXSPI_NAND2K_VAL 0xc /* 0xc */
|
|
#define RCW_SRC_FLEXSPI_NAND4K_VAL 0xd /* 0xd */
|
|
#define RCW_SRC_RESERVED_1_VAL 0xe /* 0xe */
|
|
#define RCW_SRC_FLEXSPI_NOR_24B 0xf /* 0xf */
|
|
#else
|
|
#define RCW_SRC_MASK (0xFF800000)
|
|
#define RCW_SRC_BIT 23
|
|
/* CFG_RCW_SRC[6:0] */
|
|
#define RCW_SRC_TYPE_MASK (0x70)
|
|
|
|
/* RCW SRC HARDCODED */
|
|
#define RCW_SRC_HARDCODED_VAL (0x10) /* 0x10 - 0x1f */
|
|
/* Hardcoded will also have CFG_RCW_SRC[7] as 1. 0x90 - 0x9f */
|
|
|
|
/* RCW SRC NOR */
|
|
#define RCW_SRC_NOR_VAL (0x20)
|
|
#define NOR_TYPE_MASK (0x10)
|
|
#define NOR_16B_VAL (0x0) /* 0x20 - 0x2f */
|
|
#define NOR_32B_VAL (0x10) /* 0x30 - 0x3f */
|
|
|
|
/* RCW SRC Serial Flash
|
|
* 1. SERIAL NOR (QSPI)
|
|
* 2. OTHERS (SD/MMC, SPI, I2C1
|
|
*/
|
|
#define RCW_SRC_SERIAL_MASK (0x7F)
|
|
#define RCW_SRC_QSPI_VAL (0x62) /* 0x62 */
|
|
#define RCW_SRC_SD_CARD_VAL (0x40) /* 0x40 */
|
|
#define RCW_SRC_EMMC_VAL (0x41) /* 0x41 */
|
|
#define RCW_SRC_I2C1_VAL (0x49) /* 0x49 */
|
|
#endif
|
|
#endif
|
|
|
|
/* Security Monitor */
|
|
#define CONFIG_SYS_SEC_MON_ADDR (CONFIG_SYS_IMMR + 0x00e90000)
|
|
|
|
/* MMU 500 */
|
|
#define SMMU_SCR0 (SMMU_BASE + 0x0)
|
|
#define SMMU_SCR1 (SMMU_BASE + 0x4)
|
|
#define SMMU_SCR2 (SMMU_BASE + 0x8)
|
|
#define SMMU_SACR (SMMU_BASE + 0x10)
|
|
#define SMMU_IDR0 (SMMU_BASE + 0x20)
|
|
#define SMMU_IDR1 (SMMU_BASE + 0x24)
|
|
|
|
#define SMMU_NSCR0 (SMMU_BASE + 0x400)
|
|
#define SMMU_NSCR2 (SMMU_BASE + 0x408)
|
|
#define SMMU_NSACR (SMMU_BASE + 0x410)
|
|
|
|
#define SCR0_CLIENTPD_MASK 0x00000001
|
|
#define SCR0_USFCFG_MASK 0x00000400
|
|
|
|
|
|
/* PCIe */
|
|
#define CONFIG_SYS_PCIE1_ADDR (CONFIG_SYS_IMMR + 0x2400000)
|
|
#define CONFIG_SYS_PCIE2_ADDR (CONFIG_SYS_IMMR + 0x2500000)
|
|
#define CONFIG_SYS_PCIE3_ADDR (CONFIG_SYS_IMMR + 0x2600000)
|
|
#define CONFIG_SYS_PCIE4_ADDR (CONFIG_SYS_IMMR + 0x2700000)
|
|
#if defined(CONFIG_ARCH_LX2160A) || defined(CONFIG_ARCH_LX2162A)
|
|
#define SYS_PCIE5_ADDR (CONFIG_SYS_IMMR + 0x2800000)
|
|
#define SYS_PCIE6_ADDR (CONFIG_SYS_IMMR + 0x2900000)
|
|
#endif
|
|
|
|
#if defined(CONFIG_ARCH_LX2160A) || defined(CONFIG_ARCH_LX2162A)
|
|
#define CONFIG_SYS_PCIE1_PHYS_ADDR 0x8000000000ULL
|
|
#define CONFIG_SYS_PCIE2_PHYS_ADDR 0x8800000000ULL
|
|
#define CONFIG_SYS_PCIE3_PHYS_ADDR 0x9000000000ULL
|
|
#define CONFIG_SYS_PCIE4_PHYS_ADDR 0x9800000000ULL
|
|
#define SYS_PCIE5_PHYS_ADDR 0xa000000000ULL
|
|
#define SYS_PCIE6_PHYS_ADDR 0xa800000000ULL
|
|
#elif CONFIG_ARCH_LS1088A
|
|
#define CONFIG_SYS_PCIE1_PHYS_ADDR 0x2000000000ULL
|
|
#define CONFIG_SYS_PCIE2_PHYS_ADDR 0x2800000000ULL
|
|
#define CONFIG_SYS_PCIE3_PHYS_ADDR 0x3000000000ULL
|
|
#elif CONFIG_ARCH_LS1028A
|
|
#define CONFIG_SYS_PCIE1_PHYS_ADDR 0x8000000000ULL
|
|
#define CONFIG_SYS_PCIE2_PHYS_ADDR 0x8800000000ULL
|
|
#define CONFIG_SYS_PCIE3_PHYS_ADDR 0x01f0000000ULL
|
|
/* this is used by integrated PCI on LS1028, includes ECAM and register space */
|
|
#define CONFIG_SYS_PCIE3_PHYS_SIZE 0x0010000000ULL
|
|
#else
|
|
#define CONFIG_SYS_PCIE1_PHYS_ADDR 0x1000000000ULL
|
|
#define CONFIG_SYS_PCIE2_PHYS_ADDR 0x1200000000ULL
|
|
#define CONFIG_SYS_PCIE3_PHYS_ADDR 0x1400000000ULL
|
|
#define CONFIG_SYS_PCIE4_PHYS_ADDR 0x1600000000ULL
|
|
#endif
|
|
|
|
/* Device Configuration */
|
|
#define DCFG_BASE 0x01e00000
|
|
#define DCFG_PORSR1 0x000
|
|
#define DCFG_PORSR1_RCW_SRC 0xff800000
|
|
#define DCFG_PORSR1_RCW_SRC_NOR 0x12f00000
|
|
#define DCFG_RCWSR12 0x12c
|
|
#define DCFG_RCWSR12_SDHC_SHIFT 24
|
|
#define DCFG_RCWSR12_SDHC_MASK 0x7
|
|
#define DCFG_RCWSR13 0x130
|
|
#define DCFG_RCWSR13_SDHC_SHIFT 3
|
|
#define DCFG_RCWSR13_SDHC_MASK 0x7
|
|
#define DCFG_RCWSR13_DSPI (0 << 8)
|
|
#define DCFG_RCWSR15 0x138
|
|
#define DCFG_RCWSR15_IFCGRPABASE_QSPI 0x3
|
|
|
|
#define DCFG_DCSR_BASE 0X700100000ULL
|
|
#define DCFG_DCSR_PORCR1 0x000
|
|
|
|
/* Interrupt Sampling Control */
|
|
#define ISC_BASE 0x01F70000
|
|
#define IRQCR_OFFSET 0x14
|
|
|
|
/* Supplemental Configuration */
|
|
#define SCFG_BASE 0x01fc0000
|
|
#define SCFG_USB3PRM1CR 0x000
|
|
#define SCFG_USB3PRM1CR_INIT 0x27672b2a
|
|
#define SCFG_USB_TXVREFTUNE 0x9
|
|
#define SCFG_USB_SQRXTUNE_MASK 0x7
|
|
#define SCFG_QSPICLKCTLR 0x10
|
|
|
|
#define DCSR_BASE 0x700000000ULL
|
|
#define DCSR_USB_PHY1 0x4600000
|
|
#define DCSR_USB_PHY2 0x4610000
|
|
#define DCSR_USB_PHY_RX_OVRD_IN_HI 0x200C
|
|
#define USB_PHY_RX_EQ_VAL_1 0x0000
|
|
#define USB_PHY_RX_EQ_VAL_2 0x0080
|
|
#if defined(CONFIG_ARCH_LS2080A) || defined(CONFIG_ARCH_LS1088A) || \
|
|
defined(CONFIG_ARCH_LS1028A)
|
|
#define USB_PHY_RX_EQ_VAL_3 0x0380
|
|
#define USB_PHY_RX_EQ_VAL_4 0x0b80
|
|
#elif defined(CONFIG_ARCH_LX2160A) || defined(CONFIG_ARCH_LX2162A)
|
|
#define USB_PHY_RX_EQ_VAL_3 0x0080
|
|
#define USB_PHY_RX_EQ_VAL_4 0x0880
|
|
#endif
|
|
#define DCSR_USB_IOCR1 0x108004
|
|
#define DCSR_USB_PCSTXSWINGFULL 0x71
|
|
|
|
#define TP_ITYP_AV 0x00000001 /* Initiator available */
|
|
#define TP_ITYP_TYPE(x) (((x) & 0x6) >> 1) /* Initiator Type */
|
|
#define TP_ITYP_TYPE_ARM 0x0
|
|
#define TP_ITYP_TYPE_PPC 0x1 /* PowerPC */
|
|
#define TP_ITYP_TYPE_OTHER 0x2 /* StarCore DSP */
|
|
#define TP_ITYP_TYPE_HA 0x3 /* HW Accelerator */
|
|
#define TP_ITYP_THDS(x) (((x) & 0x18) >> 3) /* # threads */
|
|
#define TP_ITYP_VER(x) (((x) & 0xe0) >> 5) /* Initiator Version */
|
|
#define TY_ITYP_VER_A7 0x1
|
|
#define TY_ITYP_VER_A53 0x2
|
|
#define TY_ITYP_VER_A57 0x3
|
|
#define TY_ITYP_VER_A72 0x4
|
|
|
|
#define TP_CLUSTER_EOC 0x80000000 /* end of clusters */
|
|
#define TP_CLUSTER_INIT_MASK 0x0000003f /* initiator mask */
|
|
#define TP_INIT_PER_CLUSTER 4
|
|
/* This is chassis generation 3 */
|
|
#ifndef __ASSEMBLY__
|
|
struct sys_info {
|
|
unsigned long freq_processor[CONFIG_MAX_CPUS];
|
|
/* frequency of platform PLL */
|
|
unsigned long freq_systembus;
|
|
unsigned long freq_ddrbus;
|
|
unsigned long freq_cga_m2;
|
|
#ifdef CONFIG_SYS_FSL_HAS_DP_DDR
|
|
unsigned long freq_ddrbus2;
|
|
#endif
|
|
unsigned long freq_localbus;
|
|
unsigned long freq_qe;
|
|
#ifdef CONFIG_SYS_DPAA_FMAN
|
|
unsigned long freq_fman[CONFIG_SYS_NUM_FMAN];
|
|
#endif
|
|
#ifdef CONFIG_SYS_DPAA_QBMAN
|
|
unsigned long freq_qman;
|
|
#endif
|
|
#ifdef CONFIG_SYS_DPAA_PME
|
|
unsigned long freq_pme;
|
|
#endif
|
|
};
|
|
|
|
/* Global Utilities Block */
|
|
struct ccsr_gur {
|
|
u32 porsr1; /* POR status 1 */
|
|
u32 porsr2; /* POR status 2 */
|
|
u8 res_008[0x20-0x8];
|
|
u32 gpporcr1; /* General-purpose POR configuration */
|
|
u32 gpporcr2; /* General-purpose POR configuration 2 */
|
|
u32 gpporcr3;
|
|
u32 gpporcr4;
|
|
u8 res_030[0x60-0x30];
|
|
#define FSL_CHASSIS3_DCFG_FUSESR_VID_MASK 0x1F
|
|
#define FSL_CHASSIS3_DCFG_FUSESR_ALTVID_MASK 0x1F
|
|
#if defined(CONFIG_ARCH_LS1088A)
|
|
#define FSL_CHASSIS3_DCFG_FUSESR_VID_SHIFT 25
|
|
#define FSL_CHASSIS3_DCFG_FUSESR_ALTVID_SHIFT 20
|
|
#else
|
|
#define FSL_CHASSIS3_DCFG_FUSESR_VID_SHIFT 2
|
|
#define FSL_CHASSIS3_DCFG_FUSESR_ALTVID_SHIFT 7
|
|
#endif
|
|
u32 dcfg_fusesr; /* Fuse status register */
|
|
u8 res_064[0x70-0x64];
|
|
u32 devdisr; /* Device disable control 1 */
|
|
u32 devdisr2; /* Device disable control 2 */
|
|
u32 devdisr3; /* Device disable control 3 */
|
|
u32 devdisr4; /* Device disable control 4 */
|
|
u32 devdisr5; /* Device disable control 5 */
|
|
u32 devdisr6; /* Device disable control 6 */
|
|
u8 res_088[0x94-0x88];
|
|
u32 coredisr; /* Device disable control 7 */
|
|
#define FSL_CHASSIS3_DEVDISR2_DPMAC1 0x00000001
|
|
#define FSL_CHASSIS3_DEVDISR2_DPMAC2 0x00000002
|
|
#define FSL_CHASSIS3_DEVDISR2_DPMAC3 0x00000004
|
|
#define FSL_CHASSIS3_DEVDISR2_DPMAC4 0x00000008
|
|
#define FSL_CHASSIS3_DEVDISR2_DPMAC5 0x00000010
|
|
#define FSL_CHASSIS3_DEVDISR2_DPMAC6 0x00000020
|
|
#define FSL_CHASSIS3_DEVDISR2_DPMAC7 0x00000040
|
|
#define FSL_CHASSIS3_DEVDISR2_DPMAC8 0x00000080
|
|
#define FSL_CHASSIS3_DEVDISR2_DPMAC9 0x00000100
|
|
#define FSL_CHASSIS3_DEVDISR2_DPMAC10 0x00000200
|
|
#define FSL_CHASSIS3_DEVDISR2_DPMAC11 0x00000400
|
|
#define FSL_CHASSIS3_DEVDISR2_DPMAC12 0x00000800
|
|
#define FSL_CHASSIS3_DEVDISR2_DPMAC13 0x00001000
|
|
#define FSL_CHASSIS3_DEVDISR2_DPMAC14 0x00002000
|
|
#define FSL_CHASSIS3_DEVDISR2_DPMAC15 0x00004000
|
|
#define FSL_CHASSIS3_DEVDISR2_DPMAC16 0x00008000
|
|
#define FSL_CHASSIS3_DEVDISR2_DPMAC17 0x00010000
|
|
#define FSL_CHASSIS3_DEVDISR2_DPMAC18 0x00020000
|
|
#define FSL_CHASSIS3_DEVDISR2_DPMAC19 0x00040000
|
|
#define FSL_CHASSIS3_DEVDISR2_DPMAC20 0x00080000
|
|
#define FSL_CHASSIS3_DEVDISR2_DPMAC21 0x00100000
|
|
#define FSL_CHASSIS3_DEVDISR2_DPMAC22 0x00200000
|
|
#define FSL_CHASSIS3_DEVDISR2_DPMAC23 0x00400000
|
|
#define FSL_CHASSIS3_DEVDISR2_DPMAC24 0x00800000
|
|
u8 res_098[0xa0-0x98];
|
|
u32 pvr; /* Processor version */
|
|
u32 svr; /* System version */
|
|
u8 res_0a8[0x100-0xa8];
|
|
u32 rcwsr[30]; /* Reset control word status */
|
|
|
|
#define FSL_CHASSIS3_RCWSR0_SYS_PLL_RAT_SHIFT 2
|
|
#define FSL_CHASSIS3_RCWSR0_SYS_PLL_RAT_MASK 0x1f
|
|
#define FSL_CHASSIS3_RCWSR0_MEM_PLL_RAT_SHIFT 10
|
|
#define FSL_CHASSIS3_RCWSR0_MEM_PLL_RAT_MASK 0x3f
|
|
#define FSL_CHASSIS3_RCWSR0_MEM2_PLL_RAT_SHIFT 18
|
|
#define FSL_CHASSIS3_RCWSR0_MEM2_PLL_RAT_MASK 0x3f
|
|
|
|
#if defined(CONFIG_ARCH_LS2080A)
|
|
#define FSL_CHASSIS3_RCWSR28_SRDS1_PRTCL_MASK 0x00FF0000
|
|
#define FSL_CHASSIS3_RCWSR28_SRDS1_PRTCL_SHIFT 16
|
|
#define FSL_CHASSIS3_RCWSR28_SRDS2_PRTCL_MASK 0xFF000000
|
|
#define FSL_CHASSIS3_RCWSR28_SRDS2_PRTCL_SHIFT 24
|
|
#define FSL_CHASSIS3_SRDS1_PRTCL_MASK FSL_CHASSIS3_RCWSR28_SRDS1_PRTCL_MASK
|
|
#define FSL_CHASSIS3_SRDS1_PRTCL_SHIFT FSL_CHASSIS3_RCWSR28_SRDS1_PRTCL_SHIFT
|
|
#define FSL_CHASSIS3_SRDS2_PRTCL_MASK FSL_CHASSIS3_RCWSR28_SRDS2_PRTCL_MASK
|
|
#define FSL_CHASSIS3_SRDS2_PRTCL_SHIFT FSL_CHASSIS3_RCWSR28_SRDS2_PRTCL_SHIFT
|
|
#define FSL_CHASSIS3_SRDS1_REGSR 29
|
|
#define FSL_CHASSIS3_SRDS2_REGSR 29
|
|
#elif defined(CONFIG_ARCH_LX2160A) || defined(CONFIG_ARCH_LX2162A)
|
|
#define FSL_CHASSIS3_EC1_REGSR 27
|
|
#define FSL_CHASSIS3_EC2_REGSR 27
|
|
#define FSL_CHASSIS3_EC1_REGSR_PRTCL_MASK 0x00000003
|
|
#define FSL_CHASSIS3_EC1_REGSR_PRTCL_SHIFT 0
|
|
#define FSL_CHASSIS3_EC2_REGSR_PRTCL_MASK 0x0000000C
|
|
#define FSL_CHASSIS3_EC2_REGSR_PRTCL_SHIFT 2
|
|
#define FSL_CHASSIS3_RCWSR28_SRDS1_PRTCL_MASK 0x001F0000
|
|
#define FSL_CHASSIS3_RCWSR28_SRDS1_PRTCL_SHIFT 16
|
|
#define FSL_CHASSIS3_RCWSR28_SRDS2_PRTCL_MASK 0x03E00000
|
|
#define FSL_CHASSIS3_RCWSR28_SRDS2_PRTCL_SHIFT 21
|
|
#define FSL_CHASSIS3_RCWSR28_SRDS3_PRTCL_MASK 0x7C000000
|
|
#define FSL_CHASSIS3_RCWSR28_SRDS3_PRTCL_SHIFT 26
|
|
#define FSL_CHASSIS3_SRDS1_PRTCL_MASK FSL_CHASSIS3_RCWSR28_SRDS1_PRTCL_MASK
|
|
#define FSL_CHASSIS3_SRDS1_PRTCL_SHIFT FSL_CHASSIS3_RCWSR28_SRDS1_PRTCL_SHIFT
|
|
#define FSL_CHASSIS3_SRDS2_PRTCL_MASK FSL_CHASSIS3_RCWSR28_SRDS2_PRTCL_MASK
|
|
#define FSL_CHASSIS3_SRDS2_PRTCL_SHIFT FSL_CHASSIS3_RCWSR28_SRDS2_PRTCL_SHIFT
|
|
#define FSL_CHASSIS3_SRDS3_PRTCL_MASK FSL_CHASSIS3_RCWSR28_SRDS3_PRTCL_MASK
|
|
#define FSL_CHASSIS3_SRDS3_PRTCL_SHIFT FSL_CHASSIS3_RCWSR28_SRDS3_PRTCL_SHIFT
|
|
#define FSL_CHASSIS3_SRDS1_REGSR 29
|
|
#define FSL_CHASSIS3_SRDS2_REGSR 29
|
|
#define FSL_CHASSIS3_SRDS3_REGSR 29
|
|
#define FSL_CHASSIS3_RCWSR12_REGSR 12
|
|
#define FSL_CHASSIS3_RCWSR13_REGSR 13
|
|
#define FSL_CHASSIS3_SDHC1_BASE_PMUX_MASK 0x07000000
|
|
#define FSL_CHASSIS3_SDHC1_BASE_PMUX_SHIFT 24
|
|
#define FSL_CHASSIS3_SDHC2_BASE_PMUX_MASK 0x00000038
|
|
#define FSL_CHASSIS3_SDHC2_BASE_PMUX_SHIFT 3
|
|
#define FSL_CHASSIS3_IIC5_PMUX_MASK 0x00000E00
|
|
#define FSL_CHASSIS3_IIC5_PMUX_SHIFT 9
|
|
#elif defined(CONFIG_ARCH_LS1088A)
|
|
#define FSL_CHASSIS3_EC1_REGSR 26
|
|
#define FSL_CHASSIS3_EC2_REGSR 26
|
|
#define FSL_CHASSIS3_RCWSR25_EC1_PRTCL_MASK 0x00000007
|
|
#define FSL_CHASSIS3_RCWSR25_EC1_PRTCL_SHIFT 0
|
|
#define FSL_CHASSIS3_RCWSR25_EC2_PRTCL_MASK 0x00000038
|
|
#define FSL_CHASSIS3_RCWSR25_EC2_PRTCL_SHIFT 3
|
|
#define FSL_CHASSIS3_RCWSR29_SRDS1_PRTCL_MASK 0xFFFF0000
|
|
#define FSL_CHASSIS3_RCWSR29_SRDS1_PRTCL_SHIFT 16
|
|
#define FSL_CHASSIS3_RCWSR30_SRDS2_PRTCL_MASK 0x0000FFFF
|
|
#define FSL_CHASSIS3_RCWSR30_SRDS2_PRTCL_SHIFT 0
|
|
#define FSL_CHASSIS3_SRDS1_PRTCL_MASK FSL_CHASSIS3_RCWSR29_SRDS1_PRTCL_MASK
|
|
#define FSL_CHASSIS3_SRDS1_PRTCL_SHIFT FSL_CHASSIS3_RCWSR29_SRDS1_PRTCL_SHIFT
|
|
#define FSL_CHASSIS3_SRDS2_PRTCL_MASK FSL_CHASSIS3_RCWSR30_SRDS2_PRTCL_MASK
|
|
#define FSL_CHASSIS3_SRDS2_PRTCL_SHIFT FSL_CHASSIS3_RCWSR30_SRDS2_PRTCL_SHIFT
|
|
#define FSL_CHASSIS3_SRDS1_REGSR 29
|
|
#define FSL_CHASSIS3_SRDS2_REGSR 30
|
|
#elif defined(CONFIG_ARCH_LS1028A)
|
|
#define FSL_CHASSIS3_RCWSR29_SRDS1_PRTCL_MASK 0xFFFF0000
|
|
#define FSL_CHASSIS3_RCWSR29_SRDS1_PRTCL_SHIFT 16
|
|
#define FSL_CHASSIS3_SRDS1_PRTCL_MASK FSL_CHASSIS3_RCWSR29_SRDS1_PRTCL_MASK
|
|
#define FSL_CHASSIS3_SRDS1_PRTCL_SHIFT FSL_CHASSIS3_RCWSR29_SRDS1_PRTCL_SHIFT
|
|
#define FSL_CHASSIS3_SRDS1_REGSR 29
|
|
#endif
|
|
#define RCW_SB_EN_REG_INDEX 9
|
|
#define RCW_SB_EN_MASK 0x00000400
|
|
|
|
u8 res_178[0x200-0x178];
|
|
u32 scratchrw[16]; /* Scratch Read/Write */
|
|
u8 res_240[0x300-0x240];
|
|
u32 scratchw1r[4]; /* Scratch Read (Write once) */
|
|
u8 res_310[0x400-0x310];
|
|
u32 bootlocptrl; /* Boot location pointer low-order addr */
|
|
u32 bootlocptrh; /* Boot location pointer high-order addr */
|
|
u8 res_408[0x520-0x408];
|
|
u32 usb1_amqr;
|
|
u32 usb2_amqr;
|
|
u8 res_528[0x530-0x528]; /* add more registers when needed */
|
|
u32 sdmm1_amqr;
|
|
u32 sdmm2_amqr;
|
|
u8 res_538[0x550 - 0x538]; /* add more registers when needed */
|
|
u32 sata1_amqr;
|
|
u32 sata2_amqr;
|
|
u32 sata3_amqr;
|
|
u32 sata4_amqr;
|
|
u8 res_560[0x570 - 0x560]; /* add more registers when needed */
|
|
u32 misc1_amqr;
|
|
u8 res_574[0x590-0x574]; /* add more registers when needed */
|
|
u32 spare1_amqr;
|
|
u32 spare2_amqr;
|
|
u32 spare3_amqr;
|
|
u8 res_59c[0x620 - 0x59c]; /* add more registers when needed */
|
|
u32 gencr[7]; /* General Control Registers */
|
|
u8 res_63c[0x640-0x63c]; /* add more registers when needed */
|
|
u32 cgensr1; /* Core General Status Register */
|
|
u8 res_644[0x660-0x644]; /* add more registers when needed */
|
|
u32 cgencr1; /* Core General Control Register */
|
|
u8 res_664[0x740-0x664]; /* add more registers when needed */
|
|
u32 tp_ityp[64]; /* Topology Initiator Type Register */
|
|
struct {
|
|
u32 upper;
|
|
u32 lower;
|
|
} tp_cluster[4]; /* Core cluster n Topology Register */
|
|
u8 res_864[0x920-0x864]; /* add more registers when needed */
|
|
u32 ioqoscr[8]; /*I/O Quality of Services Register */
|
|
u32 uccr;
|
|
u8 res_944[0x960-0x944]; /* add more registers when needed */
|
|
u32 ftmcr;
|
|
u8 res_964[0x990-0x964]; /* add more registers when needed */
|
|
u32 coredisablesr;
|
|
u8 res_994[0xa00-0x994]; /* add more registers when needed */
|
|
u32 sdbgcr; /*Secure Debug Confifuration Register */
|
|
u8 res_a04[0xbf8-0xa04]; /* add more registers when needed */
|
|
u32 ipbrr1;
|
|
u32 ipbrr2;
|
|
u8 res_858[0x1000-0xc00];
|
|
};
|
|
|
|
struct ccsr_clk_cluster_group {
|
|
struct {
|
|
u8 res_00[0x10];
|
|
u32 csr;
|
|
u8 res_14[0x20-0x14];
|
|
} hwncsr[3];
|
|
u8 res_60[0x80-0x60];
|
|
struct {
|
|
u32 gsr;
|
|
u8 res_84[0xa0-0x84];
|
|
} pllngsr[3];
|
|
u8 res_e0[0x100-0xe0];
|
|
};
|
|
|
|
struct ccsr_clk_ctrl {
|
|
struct {
|
|
u32 csr; /* core cluster n clock control status */
|
|
u8 res_04[0x20-0x04];
|
|
} clkcncsr[8];
|
|
};
|
|
|
|
struct ccsr_reset {
|
|
u32 rstcr; /* 0x000 */
|
|
u32 rstcrsp; /* 0x004 */
|
|
u8 res_008[0x10-0x08]; /* 0x008 */
|
|
u32 rstrqmr1; /* 0x010 */
|
|
u32 rstrqmr2; /* 0x014 */
|
|
u32 rstrqsr1; /* 0x018 */
|
|
u32 rstrqsr2; /* 0x01c */
|
|
u32 rstrqwdtmrl; /* 0x020 */
|
|
u32 rstrqwdtmru; /* 0x024 */
|
|
u8 res_028[0x30-0x28]; /* 0x028 */
|
|
u32 rstrqwdtsrl; /* 0x030 */
|
|
u32 rstrqwdtsru; /* 0x034 */
|
|
u8 res_038[0x60-0x38]; /* 0x038 */
|
|
u32 brrl; /* 0x060 */
|
|
u32 brru; /* 0x064 */
|
|
u8 res_068[0x80-0x68]; /* 0x068 */
|
|
u32 pirset; /* 0x080 */
|
|
u32 pirclr; /* 0x084 */
|
|
u8 res_088[0x90-0x88]; /* 0x088 */
|
|
u32 brcorenbr; /* 0x090 */
|
|
u8 res_094[0x100-0x94]; /* 0x094 */
|
|
u32 rcw_reqr; /* 0x100 */
|
|
u32 rcw_completion; /* 0x104 */
|
|
u8 res_108[0x110-0x108]; /* 0x108 */
|
|
u32 pbi_reqr; /* 0x110 */
|
|
u32 pbi_completion; /* 0x114 */
|
|
u8 res_118[0xa00-0x118]; /* 0x118 */
|
|
u32 qmbm_warmrst; /* 0xa00 */
|
|
u32 soc_warmrst; /* 0xa04 */
|
|
u8 res_a08[0xbf8-0xa08]; /* 0xa08 */
|
|
u32 ip_rev1; /* 0xbf8 */
|
|
u32 ip_rev2; /* 0xbfc */
|
|
};
|
|
|
|
struct ccsr_serdes {
|
|
struct {
|
|
u32 rstctl; /* Reset Control Register */
|
|
u32 pllcr0; /* PLL Control Register 0 */
|
|
u32 pllcr1; /* PLL Control Register 1 */
|
|
u32 pllcr2; /* PLL Control Register 2 */
|
|
u32 pllcr3; /* PLL Control Register 3 */
|
|
u32 pllcr4; /* PLL Control Register 4 */
|
|
u32 pllcr5; /* PLL Control Register 5 */
|
|
u8 res[0x20 - 0x1c];
|
|
} bank[2];
|
|
u8 res1[0x90 - 0x40];
|
|
u32 srdstcalcr; /* TX Calibration Control */
|
|
u32 srdstcalcr1; /* TX Calibration Control1 */
|
|
u8 res2[0xa0 - 0x98];
|
|
u32 srdsrcalcr; /* RX Calibration Control */
|
|
u32 srdsrcalcr1; /* RX Calibration Control1 */
|
|
u8 res3[0xb0 - 0xa8];
|
|
u32 srdsgr0; /* General Register 0 */
|
|
u8 res4[0x800 - 0xb4];
|
|
struct serdes_lane {
|
|
u32 gcr0; /* General Control Register 0 */
|
|
u32 gcr1; /* General Control Register 1 */
|
|
u32 gcr2; /* General Control Register 2 */
|
|
u32 ssc0; /* Speed Switch Control 0 */
|
|
u32 rec0; /* Receive Equalization Control 0 */
|
|
u32 rec1; /* Receive Equalization Control 1 */
|
|
u32 tec0; /* Transmit Equalization Control 0 */
|
|
u32 ssc1; /* Speed Switch Control 1 */
|
|
u8 res1[0x840 - 0x820];
|
|
} lane[8];
|
|
u8 res5[0x19fc - 0xa00];
|
|
};
|
|
|
|
#endif /*__ASSEMBLY__ */
|
|
#endif /* __ARCH_FSL_LSCH3_IMMAP_H_ */
|