mirror of
https://github.com/AsahiLinux/u-boot
synced 2024-12-25 12:33:41 +00:00
49191d259f
This adds a clock driver to support the GEMGXL management IP block found in FU540 SoCs to control GEM TX clock operation mode for 10/100/1000 Mbps. Signed-off-by: Bin Meng <bmeng.cn@gmail.com> Reviewed-by: Lukas Auer <lukas.auer@aisec.fraunhofer.de> Tested-by: Lukas Auer <lukas.auer@aisec.fraunhofer.de>
26 lines
736 B
Text
26 lines
736 B
Text
# SPDX-License-Identifier: GPL-2.0
|
|
|
|
config CLK_ANALOGBITS_WRPLL_CLN28HPC
|
|
bool
|
|
|
|
config CLK_SIFIVE
|
|
bool "SiFive SoC driver support"
|
|
depends on CLK
|
|
help
|
|
SoC drivers for SiFive Linux-capable SoCs.
|
|
|
|
config CLK_SIFIVE_FU540_PRCI
|
|
bool "PRCI driver for SiFive FU540 SoCs"
|
|
depends on CLK_SIFIVE
|
|
select CLK_ANALOGBITS_WRPLL_CLN28HPC
|
|
help
|
|
Supports the Power Reset Clock interface (PRCI) IP block found in
|
|
FU540 SoCs. If this kernel is meant to run on a SiFive FU540 SoC,
|
|
enable this driver.
|
|
|
|
config CLK_SIFIVE_GEMGXL_MGMT
|
|
bool "GEMGXL management for SiFive FU540 SoCs"
|
|
depends on CLK_SIFIVE
|
|
help
|
|
Supports the GEMGXL management IP block found in FU540 SoCs to
|
|
control GEM TX clock operation mode for 10/100/1000 Mbps.
|