mirror of
https://github.com/AsahiLinux/u-boot
synced 2024-11-18 02:38:56 +00:00
f9c7d4f99f
Due to the large number of clocks, I decided to use the CCF. The overall structure is modeled after the imx code. Clocks parameters are stored in several arrays, and are then instantiated at run-time. There are some translation macros (FOOIFY()) which allow for more dense packing. Signed-off-by: Sean Anderson <seanga2@gmail.com> CC: Lukasz Majewski <lukma@denx.de>
38 lines
2 KiB
C
38 lines
2 KiB
C
/* SPDX-License-Identifier: GPL-2.0+ */
|
|
/*
|
|
* Copyright (C) 2020 Sean Anderson <seanga2@gmail.com>
|
|
*/
|
|
|
|
#ifndef K210_SYSCTL_H
|
|
#define K210_SYSCTL_H
|
|
|
|
/* Taken from kendryte-standalone-sdk/lib/drivers/include/sysctl.h */
|
|
#define K210_SYSCTL_GIT_ID 0x00 /* Git short commit id */
|
|
#define K210_SYSCTL_UART_BAUD 0x04 /* Default UARTHS baud rate */
|
|
#define K210_SYSCTL_PLL0 0x08 /* PLL0 controller */
|
|
#define K210_SYSCTL_PLL1 0x0C /* PLL1 controller */
|
|
#define K210_SYSCTL_PLL2 0x10 /* PLL2 controller */
|
|
#define K210_SYSCTL_PLL_LOCK 0x18 /* PLL lock tester */
|
|
#define K210_SYSCTL_ROM_ERROR 0x1C /* AXI ROM detector */
|
|
#define K210_SYSCTL_SEL0 0x20 /* Clock select controller 0 */
|
|
#define K210_SYSCTL_SEL1 0x24 /* Clock select controller 1 */
|
|
#define K210_SYSCTL_EN_CENT 0x28 /* Central clock enable */
|
|
#define K210_SYSCTL_EN_PERI 0x2C /* Peripheral clock enable */
|
|
#define K210_SYSCTL_SOFT_RESET 0x30 /* Soft reset ctrl */
|
|
#define K210_SYSCTL_PERI_RESET 0x34 /* Peripheral reset controller */
|
|
#define K210_SYSCTL_THR0 0x38 /* Clock threshold controller 0 */
|
|
#define K210_SYSCTL_THR1 0x3C /* Clock threshold controller 1 */
|
|
#define K210_SYSCTL_THR2 0x40 /* Clock threshold controller 2 */
|
|
#define K210_SYSCTL_THR3 0x44 /* Clock threshold controller 3 */
|
|
#define K210_SYSCTL_THR4 0x48 /* Clock threshold controller 4 */
|
|
#define K210_SYSCTL_THR5 0x4C /* Clock threshold controller 5 */
|
|
#define K210_SYSCTL_THR6 0x50 /* Clock threshold controller 6 */
|
|
#define K210_SYSCTL_MISC 0x54 /* Miscellaneous controller */
|
|
#define K210_SYSCTL_PERI 0x58 /* Peripheral controller */
|
|
#define K210_SYSCTL_SPI_SLEEP 0x5C /* SPI sleep controller */
|
|
#define K210_SYSCTL_RESET_STAT 0x60 /* Reset source status */
|
|
#define K210_SYSCTL_DMA_SEL0 0x64 /* DMA handshake selector 0 */
|
|
#define K210_SYSCTL_DMA_SEL1 0x68 /* DMA handshake selector 1 */
|
|
#define K210_SYSCTL_POWER_SEL 0x6C /* IO Power Mode Select controller */
|
|
|
|
#endif /* K210_SYSCTL_H */
|