mirror of
https://github.com/AsahiLinux/u-boot
synced 2024-11-05 12:45:42 +00:00
4697abea62
Add support for Watchdog Timer, which is compatible with AST2400 and AST2500 watchdogs. There is no uclass for Watchdog yet, so the driver does not follow the driver model. It also uses fixed clock, so no clock driver is needed. Add support for timer for Aspeed ast2400/ast2500 devices. The driver actually controls several devices, but because all devices share the same Control Register, it is somewhat difficult to completely decouple them. Since only one timer is needed at the moment, this should be OK. The timer uses fixed clock, so does not rely on a clock driver. Add sysreset driver, which uses watchdog timer to do resets and particular watchdog device to use is hardcoded (0) Reviewed-by: Simon Glass <sjg@chromium.org>
54 lines
1.2 KiB
C
54 lines
1.2 KiB
C
/*
|
|
* Copyright (c) 2016 Google, Inc
|
|
*
|
|
* SPDX-License-Identifier: GPL-2.0+
|
|
*/
|
|
#ifndef _ASM_ARCH_TIMER_H
|
|
#define _ASM_ARCH_TIMER_H
|
|
|
|
/* Each timer has 4 control bits in ctrl1 register.
|
|
* Timer1 uses bits 0:3, Timer2 uses bits 4:7 and so on,
|
|
* such that timer X uses bits (4 * X - 4):(4 * X - 1)
|
|
* If the timer does not support PWM, bit 4 is reserved.
|
|
*/
|
|
#define AST_TMC_EN (1 << 0)
|
|
#define AST_TMC_1MHZ (1 << 1)
|
|
#define AST_TMC_OVFINTR (1 << 2)
|
|
#define AST_TMC_PWM (1 << 3)
|
|
|
|
/* Timers are counted from 1 in the datasheet. */
|
|
#define AST_TMC_CTRL1_SHIFT(n) (4 * ((n) - 1))
|
|
|
|
#define AST_TMC_RATE (1000*1000)
|
|
|
|
#ifndef __ASSEMBLY__
|
|
|
|
/*
|
|
* All timers share control registers, which makes it harder to make them
|
|
* separate devices. Since only one timer is needed at the moment, making
|
|
* it this just one device.
|
|
*/
|
|
|
|
struct ast_timer_counter {
|
|
u32 status;
|
|
u32 reload_val;
|
|
u32 match1;
|
|
u32 match2;
|
|
};
|
|
|
|
struct ast_timer {
|
|
struct ast_timer_counter timers1[3];
|
|
u32 ctrl1;
|
|
u32 ctrl2;
|
|
#ifdef CONFIG_ASPEED_AST2500
|
|
u32 ctrl3;
|
|
u32 ctrl1_clr;
|
|
#else
|
|
u32 reserved[2];
|
|
#endif
|
|
struct ast_timer_counter timers2[5];
|
|
};
|
|
|
|
#endif /* __ASSEMBLY__ */
|
|
|
|
#endif /* _ASM_ARCH_TIMER_H */
|