mirror of
https://github.com/AsahiLinux/u-boot
synced 2024-12-04 18:41:03 +00:00
88b697fb37
Not all "periph" clocks are children of the AHB clock, some have the AXI
clock as their parent & the mtimer clock is derived from the external
reference clock directly. Stop assuming the AHB clock to be the parent
of all "periph" clocks and define their correct parents instead.
Fixes: 2f27c9219e
("clk: Add Microchip PolarFire SoC clock driver")
Signed-off-by: Conor Dooley <conor.dooley@microchip.com>
Reviewed-by: Leo Yu-Chi Liang <ycliang@andestech.com>
Reviewed-by: Padmarao Begari <padmarao.begari@microchip.com>
Tested-by: Padmarao Begari <padmarao.begari@microchip.com>
76 lines
1.9 KiB
C
76 lines
1.9 KiB
C
// SPDX-License-Identifier: GPL-2.0+
|
|
/*
|
|
* Copyright (C) 2020 Microchip Technology Inc.
|
|
* Padmarao Begari <padmarao.begari@microchip.com>
|
|
*/
|
|
#include <common.h>
|
|
#include <clk.h>
|
|
#include <clk-uclass.h>
|
|
#include <dm.h>
|
|
#include <log.h>
|
|
#include <dm/device.h>
|
|
#include <dm/devres.h>
|
|
#include <dm/uclass.h>
|
|
#include <dt-bindings/clock/microchip-mpfs-clock.h>
|
|
#include <linux/err.h>
|
|
|
|
#include "mpfs_clk.h"
|
|
|
|
static int mpfs_clk_probe(struct udevice *dev)
|
|
{
|
|
struct clk *parent_clk = dev_get_priv(dev);
|
|
struct clk clk_msspll = { .id = CLK_MSSPLL };
|
|
void __iomem *base;
|
|
void __iomem *msspll_base;
|
|
int ret;
|
|
|
|
base = dev_read_addr_index_ptr(dev, 0);
|
|
if (!base)
|
|
return -EINVAL;
|
|
|
|
ret = clk_get_by_index(dev, 0, parent_clk);
|
|
if (ret)
|
|
return ret;
|
|
|
|
/*
|
|
* The original devicetrees for mpfs messed up & defined the msspll's
|
|
* output as a fixed-frequency, 600 MHz clock & used that as the input
|
|
* for the clock controller node. The msspll is however not a fixed
|
|
* frequency clock and later devicetrees handled this properly. Check
|
|
* the devicetree & if it is one of the fixed ones, register the msspll.
|
|
* Otherwise, skip registering it & pass the reference clock directly
|
|
* to the cfg clock registration function.
|
|
*/
|
|
msspll_base = dev_read_addr_index_ptr(dev, 1);
|
|
if (msspll_base) {
|
|
ret = mpfs_clk_register_msspll(msspll_base, parent_clk);
|
|
if (ret)
|
|
return ret;
|
|
|
|
clk_request(dev, &clk_msspll);
|
|
parent_clk = &clk_msspll;
|
|
}
|
|
|
|
ret = mpfs_clk_register_cfgs(base, parent_clk);
|
|
if (ret)
|
|
return ret;
|
|
|
|
ret = mpfs_clk_register_periphs(base, dev);
|
|
|
|
return ret;
|
|
}
|
|
|
|
static const struct udevice_id mpfs_of_match[] = {
|
|
{ .compatible = "microchip,mpfs-clkcfg" },
|
|
{ }
|
|
};
|
|
|
|
U_BOOT_DRIVER(mpfs_clk) = {
|
|
.name = "mpfs_clk",
|
|
.id = UCLASS_CLK,
|
|
.of_match = mpfs_of_match,
|
|
.ops = &ccf_clk_ops,
|
|
.probe = mpfs_clk_probe,
|
|
.priv_auto = sizeof(struct clk),
|
|
.flags = DM_FLAG_PRE_RELOC,
|
|
};
|