mirror of
https://github.com/AsahiLinux/u-boot
synced 2024-11-15 01:17:39 +00:00
83d290c56f
When U-Boot started using SPDX tags we were among the early adopters and there weren't a lot of other examples to borrow from. So we picked the area of the file that usually had a full license text and replaced it with an appropriate SPDX-License-Identifier: entry. Since then, the Linux Kernel has adopted SPDX tags and they place it as the very first line in a file (except where shebangs are used, then it's second line) and with slightly different comment styles than us. In part due to community overlap, in part due to better tag visibility and in part for other minor reasons, switch over to that style. This commit changes all instances where we have a single declared license in the tag as both the before and after are identical in tag contents. There's also a few places where I found we did not have a tag and have introduced one. Signed-off-by: Tom Rini <trini@konsulko.com>
69 lines
1.6 KiB
C
69 lines
1.6 KiB
C
// SPDX-License-Identifier: GPL-2.0+
|
|
/*
|
|
* Copyright (C) 2008-2009 Samsung Electronics
|
|
* Kyungmin Park <kyungmin.park@samsung.com>
|
|
*/
|
|
|
|
#include <common.h>
|
|
#include <linux/compat.h>
|
|
#include <linux/mtd/mtd.h>
|
|
#include <linux/mtd/onenand.h>
|
|
#include <linux/mtd/samsung_onenand.h>
|
|
|
|
#include <onenand_uboot.h>
|
|
|
|
#include <asm/io.h>
|
|
#include <asm/arch/clock.h>
|
|
|
|
int onenand_board_init(struct mtd_info *mtd)
|
|
{
|
|
struct onenand_chip *this = mtd->priv;
|
|
struct s5pc100_clock *clk =
|
|
(struct s5pc100_clock *)samsung_get_base_clock();
|
|
struct samsung_onenand *onenand;
|
|
int value;
|
|
|
|
this->base = (void *)S5PC100_ONENAND_BASE;
|
|
onenand = (struct samsung_onenand *)this->base;
|
|
|
|
/* D0 Domain memory clock gating */
|
|
value = readl(&clk->gate_d01);
|
|
value &= ~(1 << 2); /* CLK_ONENANDC */
|
|
value |= (1 << 2);
|
|
writel(value, &clk->gate_d01);
|
|
|
|
value = readl(&clk->src0);
|
|
value &= ~(1 << 24); /* MUX_1nand: 0 from HCLKD0 */
|
|
value &= ~(1 << 20); /* MUX_HREF: 0 from FIN_27M */
|
|
writel(value, &clk->src0);
|
|
|
|
value = readl(&clk->div1);
|
|
value &= ~(3 << 16); /* PCLKD1_RATIO */
|
|
value |= (1 << 16);
|
|
writel(value, &clk->div1);
|
|
|
|
writel(ONENAND_MEM_RESET_COLD, &onenand->mem_reset);
|
|
|
|
while (!(readl(&onenand->int_err_stat) & RST_CMP))
|
|
continue;
|
|
|
|
writel(RST_CMP, &onenand->int_err_ack);
|
|
|
|
/*
|
|
* Access_Clock [2:0]
|
|
* 166 MHz, 134 Mhz : 3
|
|
* 100 Mhz, 60 Mhz : 2
|
|
*/
|
|
writel(0x3, &onenand->acc_clock);
|
|
|
|
writel(INT_ERR_ALL, &onenand->int_err_mask);
|
|
writel(1 << 0, &onenand->int_pin_en); /* Enable */
|
|
|
|
value = readl(&onenand->int_err_mask);
|
|
value &= ~RDY_ACT;
|
|
writel(value, &onenand->int_err_mask);
|
|
|
|
s3c_onenand_init(mtd);
|
|
|
|
return 0;
|
|
}
|