mirror of
https://github.com/AsahiLinux/u-boot
synced 2024-11-19 19:28:36 +00:00
0cf7e18904
Since snow has a different memory configuration than peach, split the configuration between the 5250 and 5420. Exynos 5420 supports runtime memory configuration detection, and can make the determination between 4 and 7 banks at runtime. Include the bank size with the number of banks for context to make the number of banks meaningful. Signed-off-by: Michael Pratt <mpratt@chromium.org> Signed-off-by: Akshay Saraswat <akshay.s@samsung.com> Acked-by: Simon Glass <sjg@chromium.org> Tested-by: Simon Glass <sjg@chromium.org> Signed-off-by: Minkyu Kang <mk7.kang@samsung.com>
52 lines
1.3 KiB
C
52 lines
1.3 KiB
C
/*
|
|
* Copyright (C) 2013 Samsung Electronics
|
|
*
|
|
* Configuration settings for the SAMSUNG EXYNOS5420 SoC
|
|
*
|
|
* SPDX-License-Identifier: GPL-2.0+
|
|
*/
|
|
|
|
#ifndef __CONFIG_EXYNOS5420_H
|
|
#define __CONFIG_EXYNOS5420_H
|
|
|
|
#define CONFIG_EXYNOS5420 /* which is in a Exynos5 Family */
|
|
|
|
#define MACH_TYPE_SMDK5420 8002
|
|
#define CONFIG_MACH_TYPE MACH_TYPE_SMDK5420
|
|
|
|
#define CONFIG_VAR_SIZE_SPL
|
|
|
|
#define CONFIG_SYS_SDRAM_BASE 0x20000000
|
|
#define CONFIG_SYS_TEXT_BASE 0x23E00000
|
|
#ifdef CONFIG_VAR_SIZE_SPL
|
|
#define CONFIG_SPL_TEXT_BASE 0x02024410
|
|
#else
|
|
#define CONFIG_SPL_TEXT_BASE 0x02024400
|
|
#endif
|
|
#define CONFIG_IRAM_TOP 0x02074000
|
|
|
|
#define CONFIG_SPL_MAX_FOOTPRINT (30 * 1024)
|
|
|
|
#define CONFIG_DEVICE_TREE_LIST "exynos5420-peach-pit exynos5420-smdk5420"
|
|
|
|
#define CONFIG_MAX_I2C_NUM 11
|
|
|
|
/* Enable FIT support and comparison */
|
|
#define CONFIG_FIT
|
|
#define CONFIG_FIT_BEST_MATCH
|
|
|
|
#define CONFIG_BOARD_REV_GPIO_COUNT 2
|
|
|
|
#define CONFIG_BOOTCOMMAND "mmc read 20007000 451 2000; bootm 20007000"
|
|
|
|
/*
|
|
* Put the initial stack pointer 1KB below this to allow room for the
|
|
* SPL marker. This value is arbitrary, but gd_t is placed starting here.
|
|
*/
|
|
#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_IRAM_TOP - 0x800)
|
|
|
|
/* DRAM Memory Banks */
|
|
#define CONFIG_NR_DRAM_BANKS 7
|
|
#define SDRAM_BANK_SIZE (512UL << 20UL) /* 512 MB */
|
|
|
|
#endif /* __CONFIG_EXYNOS5420_H */
|