mirror of
https://github.com/AsahiLinux/u-boot
synced 2024-11-15 09:27:35 +00:00
49822e23a0
- DDR Ram support for PM520 (MPC5200) - support for different flash types (PM520) - USB / IDE / CF-Card / DiskOnChip support for PM520 - 8 bit boot rom support for PM520/CE520 - Add auto SDRAM module detection for MicroSys CPC45 board (MPC8245) - I2C and RTC support for CPC45 - support of new flash type (28F160C3T) for CPC45
81 lines
1.7 KiB
ArmAsm
81 lines
1.7 KiB
ArmAsm
/*
|
|
* board/mx1ads/memsetup.S
|
|
*
|
|
* (c) Copyright 2004
|
|
* Techware Information Technology, Inc.
|
|
* http://www.techware.com.tw/
|
|
*
|
|
* Ming-Len Wu <minglen_wu@techware.com.tw>
|
|
*
|
|
* This program is free software; you can redistribute it and/or
|
|
* modify it under the terms of the GNU General Public License as
|
|
* published by the Free Software Foundation; either version 2 of
|
|
* the License, or (at your option) any later version.
|
|
*
|
|
* This program is distributed in the hope that it will be useful,
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
* GNU General Public License for more details.
|
|
*
|
|
* You should have received a copy of the GNU General Public License
|
|
* along with this program; if not, write to the Free Software
|
|
* Foundation, Inc., 59 Temple Place, Suite 330, Boston,
|
|
* MA 02111-1307 USA
|
|
*/
|
|
|
|
#include <config.h>
|
|
#include <version.h>
|
|
|
|
#define SDCTL0 0x221000
|
|
#define SDCTL1 0x221004
|
|
|
|
|
|
_TEXT_BASE:
|
|
.word TEXT_BASE
|
|
|
|
.globl memsetup
|
|
memsetup:
|
|
/* memory controller init */
|
|
|
|
ldr r1, =SDCTL0
|
|
|
|
/* Set Precharge Command */
|
|
|
|
ldr r3, =0x92120200
|
|
/* ldr r3, =0x92120251
|
|
*/
|
|
str r3, [r1]
|
|
|
|
/* Issue Precharge All Commad */
|
|
ldr r3, =0x8200000
|
|
ldr r2, [r3]
|
|
|
|
/* Set AutoRefresh Command */
|
|
ldr r3, =0xA2120200
|
|
str r3, [r1]
|
|
|
|
/* Issue AutoRefresh Command */
|
|
ldr r3, =0x8000000
|
|
ldr r2, [r3]
|
|
ldr r2, [r3]
|
|
ldr r2, [r3]
|
|
ldr r2, [r3]
|
|
ldr r2, [r3]
|
|
ldr r2, [r3]
|
|
ldr r2, [r3]
|
|
ldr r2, [r3]
|
|
|
|
/* Set Mode Register */
|
|
ldr r3, =0xB2120200
|
|
str r3, [r1]
|
|
|
|
/* Issue Mode Register Command */
|
|
ldr r3, =0x08111800 /* Mode Register Value */
|
|
ldr r2, [r3]
|
|
|
|
/* Set Normal Mode */
|
|
ldr r3, =0x82124200
|
|
str r3, [r1]
|
|
|
|
/* everything is fine now */
|
|
mov pc, lr
|