mirror of
https://github.com/AsahiLinux/u-boot
synced 2024-12-02 17:41:08 +00:00
ae9996c806
The SR1500 board is a CycloneV based board, similar to the EBV SoCrates, equipped with the following devices: - SPI NOR - eMMC - Ethernet Signed-off-by: Stefan Roese <sr@denx.de> Reviewed-by: Marek Vasut <marex@denx.de> Cc: Pavel Machek <pavel@denx.de> Cc: Dinh Nguyen <dinguyen@opensource.altera.com> Acked-by: Pavel Machek <pavel@denx.de>
219 lines
4.3 KiB
C
219 lines
4.3 KiB
C
/*
|
|
* Altera SoCFPGA PinMux configuration
|
|
*
|
|
* SPDX-License-Identifier: BSD-3-Clause
|
|
*/
|
|
|
|
#ifndef __SOCFPGA_PINMUX_CONFIG_H__
|
|
#define __SOCFPGA_PINMUX_CONFIG_H__
|
|
|
|
const u8 sys_mgr_init_table[] = {
|
|
0, /* EMACIO0 */
|
|
2, /* EMACIO1 */
|
|
2, /* EMACIO2 */
|
|
2, /* EMACIO3 */
|
|
2, /* EMACIO4 */
|
|
2, /* EMACIO5 */
|
|
2, /* EMACIO6 */
|
|
2, /* EMACIO7 */
|
|
2, /* EMACIO8 */
|
|
0, /* EMACIO9 */
|
|
2, /* EMACIO10 */
|
|
2, /* EMACIO11 */
|
|
2, /* EMACIO12 */
|
|
2, /* EMACIO13 */
|
|
0, /* EMACIO14 */
|
|
0, /* EMACIO15 */
|
|
0, /* EMACIO16 */
|
|
0, /* EMACIO17 */
|
|
0, /* EMACIO18 */
|
|
0, /* EMACIO19 */
|
|
3, /* FLASHIO0 */
|
|
0, /* FLASHIO1 */
|
|
3, /* FLASHIO2 */
|
|
3, /* FLASHIO3 */
|
|
0, /* FLASHIO4 */
|
|
0, /* FLASHIO5 */
|
|
0, /* FLASHIO6 */
|
|
0, /* FLASHIO7 */
|
|
0, /* FLASHIO8 */
|
|
3, /* FLASHIO9 */
|
|
3, /* FLASHIO10 */
|
|
3, /* FLASHIO11 */
|
|
0, /* GENERALIO0 */
|
|
1, /* GENERALIO1 */
|
|
1, /* GENERALIO2 */
|
|
1, /* GENERALIO3 */
|
|
1, /* GENERALIO4 */
|
|
0, /* GENERALIO5 */
|
|
0, /* GENERALIO6 */
|
|
1, /* GENERALIO7 */
|
|
1, /* GENERALIO8 */
|
|
0, /* GENERALIO9 */
|
|
0, /* GENERALIO10 */
|
|
0, /* GENERALIO11 */
|
|
0, /* GENERALIO12 */
|
|
0, /* GENERALIO13 */
|
|
0, /* GENERALIO14 */
|
|
0, /* GENERALIO15 */
|
|
0, /* GENERALIO16 */
|
|
0, /* GENERALIO17 */
|
|
0, /* GENERALIO18 */
|
|
0, /* GENERALIO19 */
|
|
0, /* GENERALIO20 */
|
|
0, /* GENERALIO21 */
|
|
0, /* GENERALIO22 */
|
|
0, /* GENERALIO23 */
|
|
0, /* GENERALIO24 */
|
|
0, /* GENERALIO25 */
|
|
0, /* GENERALIO26 */
|
|
0, /* GENERALIO27 */
|
|
0, /* GENERALIO28 */
|
|
0, /* GENERALIO29 */
|
|
0, /* GENERALIO30 */
|
|
0, /* GENERALIO31 */
|
|
2, /* MIXED1IO0 */
|
|
2, /* MIXED1IO1 */
|
|
2, /* MIXED1IO2 */
|
|
2, /* MIXED1IO3 */
|
|
2, /* MIXED1IO4 */
|
|
2, /* MIXED1IO5 */
|
|
2, /* MIXED1IO6 */
|
|
2, /* MIXED1IO7 */
|
|
2, /* MIXED1IO8 */
|
|
2, /* MIXED1IO9 */
|
|
2, /* MIXED1IO10 */
|
|
2, /* MIXED1IO11 */
|
|
2, /* MIXED1IO12 */
|
|
2, /* MIXED1IO13 */
|
|
0, /* MIXED1IO14 */
|
|
3, /* MIXED1IO15 */
|
|
3, /* MIXED1IO16 */
|
|
3, /* MIXED1IO17 */
|
|
3, /* MIXED1IO18 */
|
|
3, /* MIXED1IO19 */
|
|
3, /* MIXED1IO20 */
|
|
0, /* MIXED1IO21 */
|
|
0, /* MIXED2IO0 */
|
|
0, /* MIXED2IO1 */
|
|
0, /* MIXED2IO2 */
|
|
0, /* MIXED2IO3 */
|
|
0, /* MIXED2IO4 */
|
|
0, /* MIXED2IO5 */
|
|
0, /* MIXED2IO6 */
|
|
0, /* MIXED2IO7 */
|
|
0, /* GPLINMUX48 */
|
|
0, /* GPLINMUX49 */
|
|
0, /* GPLINMUX50 */
|
|
0, /* GPLINMUX51 */
|
|
0, /* GPLINMUX52 */
|
|
0, /* GPLINMUX53 */
|
|
0, /* GPLINMUX54 */
|
|
0, /* GPLINMUX55 */
|
|
0, /* GPLINMUX56 */
|
|
0, /* GPLINMUX57 */
|
|
0, /* GPLINMUX58 */
|
|
0, /* GPLINMUX59 */
|
|
0, /* GPLINMUX60 */
|
|
0, /* GPLINMUX61 */
|
|
0, /* GPLINMUX62 */
|
|
0, /* GPLINMUX63 */
|
|
0, /* GPLINMUX64 */
|
|
0, /* GPLINMUX65 */
|
|
0, /* GPLINMUX66 */
|
|
0, /* GPLINMUX67 */
|
|
0, /* GPLINMUX68 */
|
|
0, /* GPLINMUX69 */
|
|
0, /* GPLINMUX70 */
|
|
0, /* GPLMUX0 */
|
|
1, /* GPLMUX1 */
|
|
1, /* GPLMUX2 */
|
|
1, /* GPLMUX3 */
|
|
1, /* GPLMUX4 */
|
|
1, /* GPLMUX5 */
|
|
1, /* GPLMUX6 */
|
|
1, /* GPLMUX7 */
|
|
1, /* GPLMUX8 */
|
|
0, /* GPLMUX9 */
|
|
1, /* GPLMUX10 */
|
|
1, /* GPLMUX11 */
|
|
1, /* GPLMUX12 */
|
|
1, /* GPLMUX13 */
|
|
1, /* GPLMUX14 */
|
|
1, /* GPLMUX15 */
|
|
1, /* GPLMUX16 */
|
|
1, /* GPLMUX17 */
|
|
1, /* GPLMUX18 */
|
|
1, /* GPLMUX19 */
|
|
1, /* GPLMUX20 */
|
|
1, /* GPLMUX21 */
|
|
1, /* GPLMUX22 */
|
|
1, /* GPLMUX23 */
|
|
1, /* GPLMUX24 */
|
|
1, /* GPLMUX25 */
|
|
1, /* GPLMUX26 */
|
|
1, /* GPLMUX27 */
|
|
0, /* GPLMUX28 */
|
|
1, /* GPLMUX29 */
|
|
1, /* GPLMUX30 */
|
|
1, /* GPLMUX31 */
|
|
1, /* GPLMUX32 */
|
|
1, /* GPLMUX33 */
|
|
1, /* GPLMUX34 */
|
|
0, /* GPLMUX35 */
|
|
1, /* GPLMUX36 */
|
|
0, /* GPLMUX37 */
|
|
1, /* GPLMUX38 */
|
|
1, /* GPLMUX39 */
|
|
0, /* GPLMUX40 */
|
|
0, /* GPLMUX41 */
|
|
0, /* GPLMUX42 */
|
|
0, /* GPLMUX43 */
|
|
0, /* GPLMUX44 */
|
|
1, /* GPLMUX45 */
|
|
1, /* GPLMUX46 */
|
|
1, /* GPLMUX47 */
|
|
0, /* GPLMUX48 */
|
|
1, /* GPLMUX49 */
|
|
1, /* GPLMUX50 */
|
|
1, /* GPLMUX51 */
|
|
1, /* GPLMUX52 */
|
|
0, /* GPLMUX53 */
|
|
0, /* GPLMUX54 */
|
|
1, /* GPLMUX55 */
|
|
1, /* GPLMUX56 */
|
|
0, /* GPLMUX57 */
|
|
0, /* GPLMUX58 */
|
|
0, /* GPLMUX59 */
|
|
0, /* GPLMUX60 */
|
|
0, /* GPLMUX61 */
|
|
0, /* GPLMUX62 */
|
|
1, /* GPLMUX63 */
|
|
1, /* GPLMUX64 */
|
|
1, /* GPLMUX65 */
|
|
1, /* GPLMUX66 */
|
|
1, /* GPLMUX67 */
|
|
1, /* GPLMUX68 */
|
|
1, /* GPLMUX69 */
|
|
1, /* GPLMUX70 */
|
|
0, /* NANDUSEFPGA */
|
|
0, /* UART0USEFPGA */
|
|
0, /* RGMII1USEFPGA */
|
|
0, /* SPIS0USEFPGA */
|
|
0, /* CAN0USEFPGA */
|
|
0, /* I2C0USEFPGA */
|
|
0, /* SDMMCUSEFPGA */
|
|
0, /* QSPIUSEFPGA */
|
|
0, /* SPIS1USEFPGA */
|
|
0, /* RGMII0USEFPGA */
|
|
0, /* UART1USEFPGA */
|
|
0, /* CAN1USEFPGA */
|
|
0, /* USB1USEFPGA */
|
|
0, /* I2C3USEFPGA */
|
|
0, /* I2C2USEFPGA */
|
|
0, /* I2C1USEFPGA */
|
|
0, /* SPIM1USEFPGA */
|
|
0, /* USB0USEFPGA */
|
|
0 /* SPIM0USEFPGA */
|
|
};
|
|
#endif /* __SOCFPGA_PINMUX_CONFIG_H__ */
|