mirror of
https://github.com/AsahiLinux/u-boot
synced 2024-11-14 08:57:58 +00:00
83d290c56f
When U-Boot started using SPDX tags we were among the early adopters and there weren't a lot of other examples to borrow from. So we picked the area of the file that usually had a full license text and replaced it with an appropriate SPDX-License-Identifier: entry. Since then, the Linux Kernel has adopted SPDX tags and they place it as the very first line in a file (except where shebangs are used, then it's second line) and with slightly different comment styles than us. In part due to community overlap, in part due to better tag visibility and in part for other minor reasons, switch over to that style. This commit changes all instances where we have a single declared license in the tag as both the before and after are identical in tag contents. There's also a few places where I found we did not have a tag and have introduced one. Signed-off-by: Tom Rini <trini@konsulko.com>
60 lines
1.9 KiB
C
60 lines
1.9 KiB
C
/* SPDX-License-Identifier: GPL-2.0+ */
|
|
/*
|
|
* Copyright (C) 2011 by Vladimir Zapolskiy <vz@mleia.com>
|
|
*/
|
|
|
|
#ifndef _LPC32XX_TIMER_H
|
|
#define _LPC32XX_TIMER_H
|
|
|
|
#include <asm/types.h>
|
|
|
|
/* Timer/Counter Registers */
|
|
struct timer_regs {
|
|
u32 ir; /* Interrupt Register */
|
|
u32 tcr; /* Timer Control Register */
|
|
u32 tc; /* Timer Counter */
|
|
u32 pr; /* Prescale Register */
|
|
u32 pc; /* Prescale Counter */
|
|
u32 mcr; /* Match Control Register */
|
|
u32 mr[4]; /* Match Registers */
|
|
u32 ccr; /* Capture Control Register */
|
|
u32 cr[4]; /* Capture Registers */
|
|
u32 emr; /* External Match Register */
|
|
u32 reserved[12];
|
|
u32 ctcr; /* Count Control Register */
|
|
};
|
|
|
|
/* Timer/Counter Interrupt Register bits */
|
|
#define TIMER_IR_CR(n) (1 << ((n) + 4))
|
|
#define TIMER_IR_MR(n) (1 << (n))
|
|
|
|
/* Timer/Counter Timer Control Register bits */
|
|
#define TIMER_TCR_COUNTER_RESET (1 << 1)
|
|
#define TIMER_TCR_COUNTER_ENABLE (1 << 0)
|
|
#define TIMER_TCR_COUNTER_DISABLE (0 << 0)
|
|
|
|
/* Timer/Counter Match Control Register bits */
|
|
#define TIMER_MCR_STOP(n) (1 << (3 * (n) + 2))
|
|
#define TIMER_MCR_RESET(n) (1 << (3 * (n) + 1))
|
|
#define TIMER_MCR_INTERRUPT(n) (1 << (3 * (n)))
|
|
|
|
/* Timer/Counter Capture Control Register bits */
|
|
#define TIMER_CCR_INTERRUPT(n) (1 << (3 * (n) + 2))
|
|
#define TIMER_CCR_FALLING_EDGE(n) (1 << (3 * (n) + 1))
|
|
#define TIMER_CCR_RISING_EDGE(n) (1 << (3 * (n)))
|
|
|
|
/* Timer/Counter External Match Register bits */
|
|
#define TIMER_EMR_EMC_TOGGLE(n) (0x3 << (2 * (n) + 4))
|
|
#define TIMER_EMR_EMC_SET(n) (0x2 << (2 * (n) + 4))
|
|
#define TIMER_EMR_EMC_CLEAR(n) (0x1 << (2 * (n) + 4))
|
|
#define TIMER_EMR_EMC_NOTHING(n) (0x0 << (2 * (n) + 4))
|
|
#define TIMER_EMR_EM(n) (1 << (n))
|
|
|
|
/* Timer/Counter Count Control Register bits */
|
|
#define TIMER_CTCR_INPUT(n) ((n) << 2)
|
|
#define TIMER_CTCR_MODE_COUNTER_BOTH (0x3 << 0)
|
|
#define TIMER_CTCR_MODE_COUNTER_FALLING (0x2 << 0)
|
|
#define TIMER_CTCR_MODE_COUNTER_RISING (0x1 << 0)
|
|
#define TIMER_CTCR_MODE_TIMER (0x0 << 0)
|
|
|
|
#endif /* _LPC32XX_TIMER_H */
|