mirror of
https://github.com/AsahiLinux/u-boot
synced 2024-11-06 05:04:26 +00:00
4d013d8fa8
enable this clock with the following: clk_usb_otg_enable((void *)HSOTG_BASE_ADDR) Signed-off-by: Steve Rae <srae@broadcom.com> Reviewed-by: Felipe Balbi <balbi@ti.com>
30 lines
878 B
C
30 lines
878 B
C
/*
|
|
* Copyright 2013 Broadcom Corporation.
|
|
*
|
|
* SPDX-License-Identifier: GPL-2.0+
|
|
*/
|
|
|
|
#ifndef __ARCH_BCM281XX_SYSMAP_H
|
|
|
|
#define BSC1_BASE_ADDR 0x3e016000
|
|
#define BSC2_BASE_ADDR 0x3e017000
|
|
#define BSC3_BASE_ADDR 0x3e018000
|
|
#define DWDMA_AHB_BASE_ADDR 0x38100000
|
|
#define ESUB_CLK_BASE_ADDR 0x38000000
|
|
#define ESW_CONTRL_BASE_ADDR 0x38200000
|
|
#define GPIO2_BASE_ADDR 0x35003000
|
|
#define HSOTG_BASE_ADDR 0x3f120000
|
|
#define HSOTG_CTRL_BASE_ADDR 0x3f130000
|
|
#define KONA_MST_CLK_BASE_ADDR 0x3f001000
|
|
#define KONA_SLV_CLK_BASE_ADDR 0x3e011000
|
|
#define PMU_BSC_BASE_ADDR 0x3500d000
|
|
#define PWRMGR_BASE_ADDR 0x35010000
|
|
#define SDIO1_BASE_ADDR 0x3f180000
|
|
#define SDIO2_BASE_ADDR 0x3f190000
|
|
#define SDIO3_BASE_ADDR 0x3f1a0000
|
|
#define SDIO4_BASE_ADDR 0x3f1b0000
|
|
#define SECWD_BASE_ADDR 0x3500c000
|
|
#define SECWD2_BASE_ADDR 0x35002f40
|
|
#define TIMER_BASE_ADDR 0x3e00d000
|
|
|
|
#endif
|